參數(shù)資料
型號(hào): AD7266BCPZ-REEL7
廠商: Analog Devices Inc
文件頁(yè)數(shù): 16/29頁(yè)
文件大?。?/td> 0K
描述: IC ADC 12BIT 2MSPS 3CH 32LFCSP
設(shè)計(jì)資源: AD7266 SAR ADC in DC-Coupled Differential and Single-Ended Appls (CN0039)
標(biāo)準(zhǔn)包裝: 1
位數(shù): 12
采樣率(每秒): 2M
數(shù)據(jù)接口: DSP,MICROWIRE?,QSPI?,串行,SPI?
轉(zhuǎn)換器數(shù)目: 2
功率耗散(最大): 33.6mW
電壓電源: 模擬和數(shù)字
工作溫度: -40°C ~ 125°C
安裝類(lèi)型: 表面貼裝
封裝/外殼: 32-VFQFN 裸露焊盤(pán),CSP
供應(yīng)商設(shè)備封裝: 32-LFCSP-VQ(5x5)
包裝: 標(biāo)準(zhǔn)包裝
輸入數(shù)目和類(lèi)型: 12 個(gè)單端,單極;6 個(gè)差分,單極;6 個(gè)偽差分,單極
其它名稱: AD7266BCPZ-REEL7DKR
AD7266
Rev. B | Page 22 of 28
SERIAL INTERFACE
Figure 41 shows the detailed timing diagram for serial inter-
facing to the AD7266. The serial clock provides the conversion
clock and controls the transfer of information from the AD7266
during conversion.
The CS signal initiates the data transfer and conversion process.
The falling edge of CS puts the track-and-hold into hold mode,
at which point the analog input is sampled and the bus is taken
out of three-state. The conversion is also initiated at this point
and requires a minimum of 14 SCLKs to complete. Once 13
SCLK falling edges have elapsed, the track-and-hold goes back
into track on the next SCLK rising edge, as shown in
at Point B. If a 16 SCLK transfer is used, then two trailing zeros
appear after the final LSB. On the rising edge of
CS, the
conversion is terminated and DOUTA and DOUTB go back into
three-state. If CS is not brought high but is instead held low for a
further 14 (or 16) SCLK cycles on DOUTA, the data from
Conversion B is output on DOUTA (followed by two trailing zeros).
Likewise, if CS is held low for a further 14 (or 16) SCLK cycles
on DOUTB, the data from Conversion A is output on DOUTB. This
is illustrated in
where the case for DOUTA is shown. In
this case, the DOUT line in use goes back into three-state on the
32nd SCLK falling edge or the rising edge of
CS, whichever
occurs first.
A minimum of 14 serial clock cycles are required to perform
the conversion process and to access data from one conversion
on either data line of the AD7266. CS going low provides the
leading zero to be read in by the microcontroller or DSP. The
remaining data is then clocked out by subsequent SCLK falling
edges, beginning with a second leading zero. Thus, the first
falling clock edge on the serial clock has the leading zero
provided and also clocks out the second leading zero. The 12-bit
result then follows with the final bit in the data transfer valid on
the 14th falling edge, having being clocked out on the previous
(13th) falling edge. In applications with a slower SCLK, it may be
possible to read in data on each SCLK rising edge depending on
the SCLK frequency. The first rising edge of SCLK after the CS
falling edge would have the second leading zero provided, and
the 13th rising SCLK edge would have DB0 provided.
Note that with fast SCLK values, and thus short SCLK periods,
in order to allow adequately for t2, an SCLK rising edge may
occur before the first SCLK falling edge. This rising edge of
SCLK may be ignored for the purposes of the timing
descriptions in this section. If a falling edge of SCLK is coincident
with the falling edge of CS, then this falling edge of SCLK is not
acknowledged by the AD7266, and the next falling edge of
SCLK will be the first registered after the falling edge of CS.
CS
SCLK
1
5
13
DOUTA
DOUTB
2 LEADING ZEROS
THREE-
STATE
t4
2
34
t5
t3
tQUIET
t2
THREE-STATE
DB11
DB10
DB2
DB0
t6
t7
t8
0
DB1
B
DB9
DB8
t9
04603-034
Figure 41. Serial Interface Timing Diagram
CS
SCLK
1
5
15
DOUTA
THREE-
STATE
t4
2
34
16
t5
t3
t2
THREE-
STATE
t6
t7
14
ZERO
0
ZERO
DB11B
17
2 LEADING ZEROS
t10
32
DB11A
2 LEADING
ZEROS
DB10A
DB9A
ZERO
2 TRAILING ZEROS
ZERO
2 TRAILING ZEROS
04603-035
Figure 42. Reading Data from Both ADCs on One DOUT Line with 32 SCLKs
相關(guān)PDF資料
PDF描述
ICL3222CAZ TRANSMITTER/RCVR RS232 LP 20SSOP
ICL3222EIBZ IC 2DRVR/2RCVR RS232 3V 18-SOIC
LTC1443CS#PBF IC COMP W/REF LOWPWR QUAD 16SOIC
ICL3222CVZ IC TXRX DL RS232 3-5.5V 20TSSOP
LTC2496CUHF#PBF IC ADC 16BIT DELTA SIG 38-QFN
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD7266BSU 制造商:Analog Devices 功能描述:ADC DUAL SAR 2MSPS 12-BIT SERL 32TQFP - Bulk
AD7266BSUZ 功能描述:IC ADC 12BIT 3CH 2MSPS 32-TQFP RoHS:是 類(lèi)別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:- 標(biāo)準(zhǔn)包裝:1,000 系列:- 位數(shù):12 采樣率(每秒):300k 數(shù)據(jù)接口:并聯(lián) 轉(zhuǎn)換器數(shù)目:1 功率耗散(最大):75mW 電壓電源:單電源 工作溫度:0°C ~ 70°C 安裝類(lèi)型:表面貼裝 封裝/外殼:24-SOIC(0.295",7.50mm 寬) 供應(yīng)商設(shè)備封裝:24-SOIC 包裝:帶卷 (TR) 輸入數(shù)目和類(lèi)型:1 個(gè)單端,單極;1 個(gè)單端,雙極
AD7266BSUZ-REEL 功能描述:IC ADC 12BIT 3CHAN 2MSPS 32TQFP RoHS:是 類(lèi)別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:- 標(biāo)準(zhǔn)包裝:1,000 系列:- 位數(shù):16 采樣率(每秒):45k 數(shù)據(jù)接口:串行 轉(zhuǎn)換器數(shù)目:2 功率耗散(最大):315mW 電壓電源:模擬和數(shù)字 工作溫度:0°C ~ 70°C 安裝類(lèi)型:表面貼裝 封裝/外殼:28-SOIC(0.295",7.50mm 寬) 供應(yīng)商設(shè)備封裝:28-SOIC W 包裝:帶卷 (TR) 輸入數(shù)目和類(lèi)型:2 個(gè)單端,單極
AD7266BSUZ-REEL7 功能描述:IC ADC 12BIT 3CHAN 2MSPS 32TQFP RoHS:是 類(lèi)別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:- 標(biāo)準(zhǔn)包裝:1,000 系列:- 位數(shù):16 采樣率(每秒):45k 數(shù)據(jù)接口:串行 轉(zhuǎn)換器數(shù)目:2 功率耗散(最大):315mW 電壓電源:模擬和數(shù)字 工作溫度:0°C ~ 70°C 安裝類(lèi)型:表面貼裝 封裝/外殼:28-SOIC(0.295",7.50mm 寬) 供應(yīng)商設(shè)備封裝:28-SOIC W 包裝:帶卷 (TR) 輸入數(shù)目和類(lèi)型:2 個(gè)單端,單極
AD7273 制造商:AD 制造商全稱:Analog Devices 功能描述:3MSPS,10-/12-Bit ADCs in 8-Lead TSOT