參數(shù)資料
型號(hào): AD5601
廠商: Analog Devices, Inc.
英文描述: 2.7 V to 5.5 V, <100 UA, 8-/10-/12-Bit nanoDAC D/A, SPI Interface, SC70 Package
中文描述: 2.7 V至5.5 V,“100聯(lián)合航空,8-/10-/12-Bit nanoDAC系列的D / A,SPI接口,SC70封裝
文件頁數(shù): 13/20頁
文件大?。?/td> 599K
代理商: AD5601
Preliminary Technical Data
AD5601/AD5611/AD5621
GENERAL DESCRIPTION
D/A SECTION
The AD5601/AD5611/AD5621 DAC are fabricated on a CMOS
process. The architecture consists of a string DAC followed by
an output buffer amplifier. Figure 24 is a block diagram of the
DAC architecture.
Rev. PrC | Page 13 of 20
V
DD
V
OUT
GND
RESISTOR
NETWORK
REF (+)
REF (–)
OUTPUT
AMPLIFIER
DAC REGISTER
0
Figure 24. DAC Architecture
Because the input coding to the DAC is straight binary, the ideal
output voltage is given by
×
=
N
DD
OUT
V
D
2
V
where
D
is the decimal equivalent of the binary code that is
loaded to the DAC register.
RESISTOR STRING
The resistor string section is shown in Figure 25. It is simply a
string of resistors, each of value R. The code loaded to the DAC
register determines at which node on the string the voltage is
tapped off to be fed into the output amplifier. The voltage is
tapped off by closing one of the switches connecting the string
to the amplifier. Because it is a string of resistors, it is
guaranteed monotonic.
R
R
R
R
R
TO OUTPUT
AMPLIFIER
0
Figure 25. Resistor String Section
OUTPUT AMPLIFIER
The output buffer amplifier is capable of generating rail-to-rail
voltages on its output, giving an output range of 0 V to V
DD
. It is
capable of driving a load of 2 k in parallel with 1000 pF to
GND. The source and sink capabilities of the output amplifier
can be seen inFigure 10. The slew rate is 0.5 V/μs, with a half-
scale settling time of 8 μs with the output unloaded.
SERIAL INTERFACE
The AD5601/AD5611/AD5621 have a 3-wire serial interface
(SYNC, SCLK, and DIN) that is compatible with SPI, QSPI, and
MICROWIRE interface standards as well as most DSPs. See
Figure 2 for a timing diagram of a typical write sequence.
The write sequence begins by bringing the SYNC line low. Data
from the DIN line is clocked into the 16-bit shift register on the
falling edge of SCLK. The serial clock frequency can be as high
as 30 MHz, making the AD5601/AD5611/AD5621compatible
with high speed DSPs. On the 16
th
falling clock edge, the last
data bit is clocked in and the programmed function is executed
(a change in DAC register contents and/or a change in the
mode of operation). At this stage, the SYNC line might be kept
low or brought high. In either case, it must be brought high for a
minimum of 33 ns before the next write sequence so that a
falling edge of SYNC can initiate the next write sequence.
Because the SYNC buffer draws more current when V
IN
= 1.8 V
than it does when V
IN
= 0.8 V, SYNC should be idled low
between write sequences for even lower power operation of the
part, as mentioned above. However, it must be brought high
again just before the next write sequence.
INPUT SHIFT REGISTER
The input shift register is 16 bits wide (see Figure 26). The first
two bits are control bits that control which mode of operation
the power is in (normal mode or any one of three power-down
modes). For a complete description of the various modes, see
the Power-Down Modes section. The next 16 bits are the data
bits, which are transferred to the DAC register on the 16
th
falling
edge of SCLK.
DATA BITS
DB15 (MSB)
DB0 (LSB)
PD1
PD0
D13
D12
D11
D10
D9
D8
D7
D6
D5
D4
D3
D2
D1
D0
NORMAL OPERATION
1 k
TO GND
100 k
TO GND
THREE-STATE
POWER-DOWN MODES
0
0
1
1
0
1
0
1
0
Figure 26. Input Register Contents
相關(guān)PDF資料
PDF描述
AD5611 2.7 V to 5.5 V, <100 UA, 8-/10-/12-Bit nanoDAC D/A, SPI Interface, SC70 Package
AD5611AKS 2.7 V to 5.5 V, <100 UA, 8-/10-/12-Bit nanoDAC D/A, SPI Interface, SC70 Package
AD5621 2.7 V to 5.5 V, <100 UA, 8-/10-/12-Bit nanoDAC D/A, SPI Interface, SC70 Package
AD5621AKS 2.7 V to 5.5 V, <100 UA, 8-/10-/12-Bit nanoDAC D/A, SPI Interface, SC70 Package
AD5601BKS 2.7 V to 5.5 V, <100 UA, 8-/10-/12-Bit nanoDAC D/A, SPI Interface, SC70 Package
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD5601_13 制造商:AD 制造商全稱:Analog Devices 功能描述:2.7 V to 5.5 V, <100 ??A, 8-/10-/12-Bit nanoDAC, SPI Interface in LFCSP and SC70
AD5601BCPZ 制造商:Analog Devices 功能描述:DAC 8BIT +/-0.5LSB 5.5VIN 6LFCSP 制造商:Analog Devices 功能描述:DAC, 8BIT, +/-0.5LSB, 5.5VIN, 6LFCSP
AD5601BCPZ-RL7 功能描述:IC DAC 8BIT SPI 6LFCSP RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 數(shù)模轉(zhuǎn)換器 系列:nanoDAC™ 產(chǎn)品培訓(xùn)模塊:Data Converter Fundamentals DAC Architectures 設(shè)計(jì)資源:Unipolar, Precision DC Digital-to-Analog Conversion using AD5450/1/2/3 8-14-Bit DACs (CN0052) Precision, Bipolar, Configuration for AD5450/1/2/3 8-14bit Multiplying DACs (CN0053) AC Signal Processing Using AD5450/1/2/3 Current Output DACs (CN0054) Programmable Gain Element Using AD5450/1/2/3 Current Output DAC Family (CN0055) Single Supply Low Noise LED Current Source Driver Using a Current Output DAC in the Reverse Mode (CN0139) 標(biāo)準(zhǔn)包裝:10,000 系列:- 設(shè)置時(shí)間:- 位數(shù):12 數(shù)據(jù)接口:DSP,MICROWIRE?,QSPI?,串行,SPI? 轉(zhuǎn)換器數(shù)目:1 電壓電源:單電源 功率耗散(最大):- 工作溫度:-40°C ~ 125°C 安裝類型:表面貼裝 封裝/外殼:SOT-23-8 薄型,TSOT-23-8 供應(yīng)商設(shè)備封裝:TSOT-23-8 包裝:帶卷 (TR) 輸出數(shù)目和類型:1 電流,單極;1 電流,雙極 采樣率(每秒):2.7M
AD5601BKS 制造商:AD 制造商全稱:Analog Devices 功能描述:2.7 V to 5.5 V, <100 UA, 8-/10-/12-Bit nanoDAC D/A, SPI Interface, SC70 Package
AD5601BKSZ-500RL7 功能描述:IC DAC 8BIT BUFF V-OUT SC70-6 RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 數(shù)模轉(zhuǎn)換器 系列:nanoDAC™ 產(chǎn)品培訓(xùn)模塊:Data Converter Fundamentals DAC Architectures 設(shè)計(jì)資源:Unipolar, Precision DC Digital-to-Analog Conversion using AD5450/1/2/3 8-14-Bit DACs (CN0052) Precision, Bipolar, Configuration for AD5450/1/2/3 8-14bit Multiplying DACs (CN0053) AC Signal Processing Using AD5450/1/2/3 Current Output DACs (CN0054) Programmable Gain Element Using AD5450/1/2/3 Current Output DAC Family (CN0055) Single Supply Low Noise LED Current Source Driver Using a Current Output DAC in the Reverse Mode (CN0139) 標(biāo)準(zhǔn)包裝:10,000 系列:- 設(shè)置時(shí)間:- 位數(shù):12 數(shù)據(jù)接口:DSP,MICROWIRE?,QSPI?,串行,SPI? 轉(zhuǎn)換器數(shù)目:1 電壓電源:單電源 功率耗散(最大):- 工作溫度:-40°C ~ 125°C 安裝類型:表面貼裝 封裝/外殼:SOT-23-8 薄型,TSOT-23-8 供應(yīng)商設(shè)備封裝:TSOT-23-8 包裝:帶卷 (TR) 輸出數(shù)目和類型:1 電流,單極;1 電流,雙極 采樣率(每秒):2.7M