參數(shù)資料
型號: AD5066BRUZ-1
廠商: ANALOG DEVICES INC
元件分類: DAC
英文描述: Fully Accurate 16-Bit UnBuffered VOUT DAC SPI Interface 2.7 V to 5.5 V in a TSSOP
中文描述: QUAD, SERIAL INPUT LOADING, 14 us SETTLING TIME, 16-BIT DAC, PDSO16
封裝: LEAD FREE, MO-153AB, TSSOP-16
文件頁數(shù): 6/20頁
文件大?。?/td> 309K
代理商: AD5066BRUZ-1
AD5066
Preliminary Technical Data
TIMING CHARACTERISTICS
All input signals are specified with tr = tf = 1 ns/V (10% to 90% of V
DD
) and timed from a voltage level of (V
IL
+ V
IH
)/2. See Figure 3 and
Figure 4. V
DD
= 2.7 V to 5.5 V. All specifications T
MIN
to T
MAX
, unless otherwise noted.
Table 4.
Limit at T
MIN
, T
MAX
Parameter
V
DD
= 2.7 V to 5.5 V
Unit
t
11
20
ns min
t
2
10
ns min
t
3
10
ns min
t
4
16.5
ns min
t
5
5
ns min
t
6
5
ns min
t
7
0
ns min
t
8
1.9
us min
t
8
10.5
us min
t
9
16.5
ns min
t
10
0
ns min
t
11
20
ns min
t
12
20
ns min
t
13
10
ns min
t
14
10
ns min
t
15
10.6
us min
1
Maximum SCLK frequency is 50 MHz at V
DD
= 2.7 V to 5.5 V. Guaranteed by design and characterization; not production tested.
Rev. PrB | Page 6 of 20
Conditions/Comments
SCLK cycle time
SCLK high time
SCLK low time
SYNC to SCLK falling edge set-up time
Data set-up time
Data hold time
SCLK falling edge to SYNC rising edge
Minimum SYNC high time (single channel update)
Minimum SYNC high time ( all channel update)
SYNC rising edge to SCLK fall ignore
SCLK falling edge to SYNC fall ignore
LDAC pulse width low
SCLK falling edge to LDAC rising edge
CLR pulse width low
SCLK falling edge to LDAC falling edge
CLR pulse activation time
2mA
I
OL
2mA
I
OH
V
OH
(MIN)
TO OUTPUT
PIN
C
L
50pF
0
Figure 2. Load Circuit for Digital Output (SDO) Timing Specifications
相關(guān)PDF資料
PDF描述
AD5066BRUZ-1REEL7 Fully Accurate 16-Bit UnBuffered VOUT DAC SPI Interface 2.7 V to 5.5 V in a TSSOP
AD515A Monolithic Precision, Low Power FET-Input Electrometer Op Amp(低功耗FET輸入運放)
AD5203 4-Channel, 64-Position Digital Potentiometer(4通道數(shù)字電位器)
AD521J Integrated Circuit Precision Instrumentation Amplifier
AD521 Integrated Circuit Precison Instrumentation AMP(精密測量放大器)
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD5066BRUZ-1REEL7 制造商:AD 制造商全稱:Analog Devices 功能描述:Fully Accurate 16-Bit UnBuffered VOUT DAC SPI Interface 2.7 V to 5.5 V in a TSSOP
AD5066BRUZ-REEL7 功能描述:IC DAC 16BIT 2.7-5.5V QD 16TSSOP RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 數(shù)模轉(zhuǎn)換器 系列:nanoDAC™ 產(chǎn)品培訓(xùn)模塊:Data Converter Fundamentals DAC Architectures 標(biāo)準(zhǔn)包裝:750 系列:- 設(shè)置時間:7µs 位數(shù):16 數(shù)據(jù)接口:并聯(lián) 轉(zhuǎn)換器數(shù)目:1 電壓電源:雙 ± 功率耗散(最大):100mW 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:28-LCC(J 形引線) 供應(yīng)商設(shè)備封裝:28-PLCC(11.51x11.51) 包裝:帶卷 (TR) 輸出數(shù)目和類型:1 電壓,單極;1 電壓,雙極 采樣率(每秒):143k
AD506ATE/883B 制造商:Analog 功能描述:Analog Multiplexer 28 PIN CLCC
AD506ATE883B 制造商:Analog 功能描述:Analog Multiplexer 28 PIN CLCC
AD506JH 制造商:Rochester Electronics LLC 功能描述:- Bulk