A1 46 0A T i m i n g C har a c t e r i st i c s (continued) (W or s t - C as e M i " />
參數(shù)資料
型號(hào): A1020B-PQG100I
廠商: Microsemi SoC
文件頁數(shù): 37/98頁
文件大?。?/td> 0K
描述: IC FPGA 2K GATES 100-PQFP IND
標(biāo)準(zhǔn)包裝: 66
系列: ACT™ 1
LAB/CLB數(shù): 547
輸入/輸出數(shù): 69
門數(shù): 2000
電源電壓: 4.5 V ~ 5.5 V
安裝類型: 表面貼裝
工作溫度: -40°C ~ 85°C
封裝/外殼: 100-BQFP
供應(yīng)商設(shè)備封裝: 100-PQFP(14x20)
42
A1 46 0A T i m i n g C har a c t e r i st i c s (continued)
(W or s t - C as e M i l i t a r y Cond i t i o n s , V CC = 4.5 V, TJ = 1 25°C)
‘–1’ Speed
‘Std’ Speed
Parameter
Description
Min.
Max.
Min.
Max.
Units
CMOS Output Module Timing1
tDHS
Data to Pad, High Slew
9.2
10.8
ns
tDLS
Data to Pad, Low Slew
17.3
20.3
ns
tENZHS
Enable to Pad, Z to H/L, High Slew
7.7
9.1
ns
tENZLS
Enable to Pad, Z to H/L, Low Slew
13.1
15.5
ns
tENHSZ
Enable to Pad, H/L to Z, High Slew
10.9
12.8
ns
tENLSZ
Enable to Pad, H/L to Z, Low Slew
10.9
12.8
ns
tCKHS
IOCLK Pad to Pad H/L, High Slew
14.1
16.0
ns
tCKLS
IOCLK Pad to Pad H/L, Low Slew
20.2
22.4
ns
dTLHHS
Delta Low to High, High Slew
0.06
0.07
ns/pF
dTLHLS
Delta Low to High, Low Slew
0.11
0.13
ns/pF
dTHLHS
Delta High to Low, High Slew
0.04
0.05
ns/pF
dTHLLS
Delta High to Low, Low Slew
0.05
0.06
ns/pF
Dedicated (Hard-Wired) I/O Clock Network
tIOCKH
Input Low to High
(Pad to I/O Module Input)
3.5
4.1
ns
tIOPWH
Minimum Pulse Width High
4.8
5.7
ns
tIOPWL
Minimum Pulse Width Low
4.8
5.7
ns
tIOSAPW
Minimum Asynchronous Pulse Width
3.9
4.4
ns
tIOCKSW
Maximum Skew
0.9
1.0
ns
tIOP
Minimum Period
9.9
11.6
ns
fIOMAX
Maximum Frequency
100
85
MHz
Dedicated (Hard-Wired) Array Clock Network
tHCKH
Input Low to High
(Pad to S-Module Input)
5.5
6.4
ns
tHCKL
Input High to Low
(Pad to S-Module Input)
5.5
6.4
ns
tHPWH
Minimum Pulse Width High
4.8
5.7
ns
tHPWL
Minimum Pulse Width Low
4.8
5.7
ns
tHCKSW
Maximum Skew
0.9
1.0
ns
tHP
Minimum Period
9.9
11.6
ns
fHMAX
Maximum Frequency
100
85
MHz
Notes:
1.
Delays based on 35 pF loading.
2.
SSO information can be found in the Simultaneously Switching Output Limits for Actel FPGAs application note at
http://www.actel.com/appnotes.
相關(guān)PDF資料
PDF描述
EP20K100EQC240-2X IC APEX 20KE FPGA 100K 240-PQFP
HMC49DREI-S13 CONN EDGECARD 98POS .100 EXTEND
A54SX32A-2TQG176I IC FPGA SX 48K GATES 176-TQFP
A54SX32A-2TQ176I IC FPGA SX 48K GATES 176-TQFP
ACC49DRTS-S13 CONN EDGECARD 98POS .100 EXTEND
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
A1020BSB1 制造商:DBLECTRO 制造商全稱:DB Lectro Inc 功能描述:EDGE CARD IDC TYPE (REINFORCED TYPE)
A1020BSB2 制造商:DBLECTRO 制造商全稱:DB Lectro Inc 功能描述:EDGE CARD IDC TYPE (REINFORCED TYPE)
A1020BSD1 制造商:DBLECTRO 制造商全稱:DB Lectro Inc 功能描述:EDGE CARD IDC TYPE (REINFORCED TYPE)
A1020BSD2 制造商:DBLECTRO 制造商全稱:DB Lectro Inc 功能描述:EDGE CARD IDC TYPE (REINFORCED TYPE)
A1020B-STDCQ84B 制造商:未知廠家 制造商全稱:未知廠家 功能描述:ASIC