Flash EEPROM
68HC(9)12DG128 Rev 1.0
96
Flash EEPROM
MOTOROLA
FDISVFP — Disable Status V
FP
Voltage Lock
When the V
FP
pin is below normal programming voltage the Flash
module will not allow writing to the LAT bit; the user cannot erase or
program the Flash module. The FDISVFP control bit enables writing
to the LAT bit regardless of the voltage on the V
FP
pin.
0 = Enable the automatic lock mechanism if V
FP
is low
1 = Disable the automatic lock mechanism if V
FP
is low
VTCK — V
T
Check Test Enable
When VTCK is set, the Flash EEPROM module uses the V
FP
pin to
control the control gate voltage; the sense amp time-out path is
disabled. This allows for indirect measurements of the bit cells
program and erase threshold. If V
FP
< V
ZBRK
(breakdown voltage) the
control gate will equal the V
FP
voltage.
If V
FP
> V
ZBRK
the control gate will be regulated by the following
equation:
Vcontrol gate = V
ZBRK
+
0.44
×
(V
FP
V
ZBRK
)
0 = V
T
test disable
1 = V
T
test enable
STRE — Spare Test Row Enable
The spare test row consists of one Flash EEPROM array row. The
reserved word at location 31 contains production test information
which must be maintained through several erase cycles. When STRE
is set, the decoding for the spare test row overrides the address lines
which normally select the other rows in the array.
0 = LIB accesses are to the Flash EEPROM array
1 = Spare test row in array enabled if SMOD is active
MWPR — Multiple Word Programming
Used primarily for testing, if MWPR = 1, the two least-significant
address lines ADDR[1:0] will be ignored when programming a Flash
EEPROM location. The word location addressed if ADDR[1:0] = 00,
along with the word location addressed if ADDR[1:0] = 10, will both be
programmed with the same word data from the programming latches.
This bit should not be changed during programming.
0 = Multiple word programming disabled
1 = Program 32 bits of data
6-flash