參數(shù)資料
型號(hào): 5962-9466201MJA
廠商: NATIONAL SEMICONDUCTOR CORP
元件分類: DAC
英文描述: SERIAL INPUT LOADING, 1.8 us SETTLING TIME, 10-BIT DAC, CDIP24
封裝: CERAMIC, DIP-24
文件頁(yè)數(shù): 2/14頁(yè)
文件大?。?/td> 472K
代理商: 5962-9466201MJA
Digital Interface
The DAC1054 has two interface modes a WRITE mode
and a READ mode The WRITE mode is used to convert a
10-bit digital input word into a voltage The READ mode is
used to read back the digital data that was sent to one or all
of the DACs The WRITE mode maximum clock rate is
10 MHz READ mode is limited to a 5 MHz maximum clock
rate These modes are selected by the appropriate setting
of the RDWR bit which is part of the instruction byte The
instruction byte precedes the data byte at the DI pin In both
modes a high level on the Start Bit (SB) alerts the DAC to
respond to the remainder of the input stream
Table I lists the instruction set for the WRITE mode when
writing to only a single DAC and Table II lists the instruction
set for a global write Bits A0 and A1 select the DAC to be
written to The DACs are always written to MSB first All
DACs will be written to sequentially if the global bit (G) is
high DAC 1 is written to first then DACs 2 3 and 4 (in that
order) For a global write bits A0 and A1 of the instruction
byte are not required (see
Figure 2 timing diagram) If the
update bit (U) is high then the DAC output(s) will be updat-
ed on the rising edge of CS otherwise the new data byte
will be placed only in the input register Chip Select (CS)
must remain low for at least one clock cycle after the last
data bit has been entered (See
Figures 1 and 2 )
When the U bit is set low an asynchronous update of all the
DAC outputs can be achieved by taking AU low The con-
tents of the input registers are loaded into the DAC regis-
ters with the update occurring on the falling edge of AU CS
must be held high during an asynchronous update
All DAC registers will have their contents reset to all zeros
on power up
TABLE I WRITE Mode Instruction Set (Writing to a Single DAC)
SB
RDWR
G
U
A1
A0
Description
Bit
1
Bit
2
Bit
3 Bit
4 Bit
5 Bit
6
1
0
0000
Write DAC 1 no update of DAC outputs
1
0
0001
Write DAC 2 no update of DAC outputs
1
0
0010
Write DAC 3 no update of DAC outputs
1
0
0011
Write DAC 4 no update of DAC outputs
1
0
0100
Write DAC 1 update DAC 1 on CS rising edge
1
0
0101
Write DAC 2 update DAC 2 on CS rising edge
1
0
0110
Write DAC 3 update DAC 3 on CS rising edge
1
0
0111
Write DAC 4 update DAC 4 on CS rising edge
TABLE II WRITE Mode Instruction Set (Writing to all DACs)
SB
RDWR
GU
Description
Bit
1
Bit
2
Bit
3
Bit
4
1
0
1
0
Write all DACs no update of outputs
1
0
1
Write all DACs update all outputs on CS rising edge
10
Obsolete
相關(guān)PDF資料
PDF描述
5962-9466401MEA PHASE LOCKED LOOP, 1.4 MHz, CDIP16
5962-9466401MEX PHASE LOCKED LOOP, CDIP16
5962-9466401MEA PHASE LOCKED LOOP, CDIP16
5962-9064001CA QUAD 1-CHANNEL, SGL POLE SGL THROW SWITCH, CDIP14
7901502EA 4-CHANNEL, DIFFERENTIAL MULTIPLEXER, CDIP16
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
59629466401MEA 制造商:TI 功能描述:CD4046BF3A
5962-9466401MEA 制造商:Texas Instruments 功能描述:PLL Single 0.3MHz to 2.4MHz 16-Pin CDIP Tube 制造商:Texas Instruments 功能描述:CD4046BF3A - Rail/Tube
5962-9466902Q9C 制造商:Texas Instruments 功能描述:DSP FLOATING PT 32BIT 40MHZ 25MIPS XCEPT - Gel-pak, waffle pack, wafer, diced wafer on film
5962-9466902QXA 制造商:Rochester Electronics LLC 功能描述:- Bulk 制造商:Texas Instruments 功能描述:DSP FLOATING PT 32BIT 40MHZ 20MIPS 325CPGA - Rail/Tube
5962-9466902QXC 制造商:Rochester Electronics LLC 功能描述:- Bulk