參數(shù)資料
型號(hào): ZPSD512B1V-C-20J
廠商: 意法半導(dǎo)體
英文描述: Low Cost Field Programmable Microcontroller Peripherals
中文描述: 低成本現(xiàn)場可編程微控制器外圍設(shè)備
文件頁數(shù): 98/153頁
文件大?。?/td> 1036K
代理商: ZPSD512B1V-C-20J
PSD5XX Famly
95
General Description
The PSD5XX includes logic for sensing, masking, priority decoding and identifying up to
eight internal interrupts. The PSD5XX interrupt controller can generate interrupts from two
dedicated PPLD product terms, two PPLD Macrocell outputs and four terminal-count
outputs of the Counter/Timer unit.
The four interrupts generated by the PPLD can be user defined using the WSI PSDsoft
Windows compatible PC based software. Figure 45 details the basic building blocks
of the PSD5XX Interrupt Controller and Figure 46 shows its interface with other sections of
the PSD5XX.
Features
The PSD5XX interrupt controller has the following features:
J
Can accept eight interrupt inputs
J
PPLD product terms, PPLD Macrocell outputs and Terminal Counts (TCs) of
Counter/Timers can cause interrupts.
J
Interrupts generated from the PPLD canbe user defined.
J
All interrupt inputs are priority decoded, IR7 has highest priority and IR0 the
lowest priority.
J
Each interrupt can be configured as either EDGE or LEVEL sensitive using the
EDGE/LEVEL register.
J
Each interrupt can be individually masked using a mask register.
J
At RESET all interrupts are MASKED.
J
Interrupt Request Latch provides the status of all interrupts.
J
Reading an Interrupt vector location clears the corresponding pending interrupt.
J
Any of these interrupts trigger a GLOBAL interrupt output available as an output at port
E (PE2) and/or as an input to the PPLD.
9.7.1 Interrupt Operation
On RESET all Registers and Latches are cleared and all interrupts are masked. During
initialization of the interrupt controller, relevant interrupts are un-masked and defined
whether EDGE or LEVEL sensitive. When one or more interrupts are raised high,
the “interrupt request latch” latches in all the non-masked interrupts. A 3-bit priority encoder
assigns the priority to the non-masked pending interrupts. The MCU (microcontroller)
can clear the Edge-sensitive pending interrupts by reading the “Interrupt Read Clear
Register”. Level-sensitive interrupts continue to be pending even after the MCU reads the
“Interrupt Read Clear Register”. The MCU would typically service each interrupt in
sequence according to priority. Refer to Table 28 regarding priorities of various interrupts.
Any of these interrupts trigger a GLOBAL interrupt output available as an input to the PPLD
(INTR2PLD) and as output at port E (PE2). Refer to Figures 45 and 46 for details of the
interrupt architecture.
Interrupt
IR 7
IR 6
IR 5
IR 4
IR 3
IR 2
IR 1
IR 0
Priority
HIGHEST
^
^
^
^
^
^
LOWEST
Table 28. Interrupt Priority Table
9.7
Interrupt
Controller
相關(guān)PDF資料
PDF描述
ZPSD501B1V-C-20JI Low Cost Field Programmable Microcontroller Peripherals
ZPSD502B1V-C-20JI Low Cost Field Programmable Microcontroller Peripherals
ZPSD503B1V-C-20JI Low Cost Field Programmable Microcontroller Peripherals
ZPSD511B1V-C-20JI Low Cost Field Programmable Microcontroller Peripherals
ZPSD512B1V-C-20JI Low Cost Field Programmable Microcontroller Peripherals
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
ZPSD513B1-C-15L 制造商:WSI 功能描述:
ZPSD602E1-15L 制造商:WSI 功能描述:
ZPSD611E1-15J 制造商:WSI 功能描述:
ZPSD611E1-15JI 制造商:WSI 功能描述:
ZPSD611E1-15L 制造商:WSI 功能描述: