參數(shù)資料
型號: ZPSD511B1-12J
英文描述: Schottky Barrier Diodes
中文描述: 肖特基勢壘二極管
文件頁數(shù): 107/153頁
文件大?。?/td> 1036K
代理商: ZPSD511B1-12J
PSD5XX Famly
104
12.0
System
Configuration
The CSIOP signal, which is generated by the DPLD, selects the internal I/O devices or
registers. The CSIOP signal takes up 256 bytes of address space and is defined by the user
in the PSDSoft Software. The following is an address offset map for the various devices
relative to the CSIOP base address.
Some Motorola 16-bit microcontrollers have a different data bus/data byte orientation. This
requires a different address offset for the internal PSD5XX I/O devices or registers. Tables
30a and 31a in this section are for this group of microcontrollers which include the
M68HC16, M68302 and M683XX.
The following table is the address map offset of the I/O port registers.
Address Ofset
Port B
Register Name
Port A
Port C
Port D
Port E
Data In
00
01
10
11
20
Control
02
03
12
13
22
Data Out
04
05
14
15
24
Direction
06
07
16
17
26
Open Drain
18
19
Special Function
08
09
28
PLD – I/O
0A
0B
2A
Macrocell Out
0C
0D
2C
Table 30. I/ORegister Address Ofset
Address Ofset
Port B
Register Name
Port A
Port C
Port D
Port E
Data In
01
00
11
10
21
Control
03
02
13
12
23
Data Out
05
04
15
14
25
Direction
07
06
17
16
27
Open Drain
19
18
Special Function
09
08
29
PLD – I/O
0B
0A
2B
Macrocell Out
0D
0C
2D
Table 30a. I/ORegister Address Ofset
(For 16-Bit Motorola MCUs in 16-Bit Mode. If 8-Bit Mode is selected, use Table 30.)
相關(guān)PDF資料
PDF描述
ZPSD511B1-12JI Field-Programmable Peripheral
ZPSD511B1-12LI Field-Programmable Peripheral
ZPSD511B1-70JI Field-Programmable Peripheral
ZPSD511B1-70LI Field-Programmable Peripheral
ZPSD511B1-70LM Schottky Barrier Diodes
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
ZPSD512B1-C-90UI 制造商:WSI 功能描述:
ZPSD513B1-C-15L 制造商:WSI 功能描述:
ZPSD602E1-15L 制造商:WSI 功能描述:
ZPSD611E1-15J 制造商:WSI 功能描述:
ZPSD611E1-15JI 制造商:WSI 功能描述: