參數(shù)資料
型號: XRT83SL216IB-F
廠商: Exar Corporation
文件頁數(shù): 9/42頁
文件大?。?/td> 0K
描述: IC LIU SH E1 16CH 289STBGA
標準包裝: 84
類型: 線路接口裝置(LIU)
驅(qū)動器/接收器數(shù): 16/16
規(guī)程: T1,E1,J1
電源電壓: 3.135 V ~ 3.465 V
安裝類型: 表面貼裝
封裝/外殼: 289-LFBGA
供應商設備封裝: 289-STBGA(15x15)
包裝: 托盤
XRT83SL216
15
REV. 1.0.0
16-CHANNEL E1 SHORT-HAUL LINE INTERFACE UNIT
1.0
RECEIVE PATH LINE INTERFACE
The receive path consists of 16 independent E1 receivers. The following section describes the complete
receive path from RTIP/RRING inputs to RCLK/RPOS/RNEG outputs. A simplified block diagram of the receive
path is shown in Figure 3.
1.1
Peak Detector/Data Slicer
In the receive path, the line signal is coupled into the RTIP and RRing pins via a 2:1 transformer and are
converted into digital pulses by an equalizer and an adaptive data slicer. Clock and data signals are recovered
from the output of the slicer with the help of a digital PLL that provides excellent jitter accommodation for high
input jitter tolerance.
1.2
Clock and Data Recovery
The receive clock (RCLK) is recovered by the clock and data recovery circuitry. An internal PLL locks on the
incoming data stream and outputs a clock that’s in phase with the incoming signal. In the absence of an
incoming signal, RCLK maintains its timing by using MCLK as its reference. The recovered data can be
updated on either edge of RCLK. By default, data is updated on the rising edge of RCLK. To update data on
the falling edge of RCLK, set RCLKinv to "1" in the appropriate global register. Figure 4 is a timing diagram of
the receive data updated on the rising edge of RCLK. Figure 5 is a timing diagram of the receive data updated
on the falling edge of RCLK. The timing specifications are shown in Table 1.
FIGURE 3. SIMPLIFIED BLOCK DIAGRAM OF THE RECEIVE PATH LINE TERMINATION (RTIP/RRING)
FIGURE 4. RECEIVE DATA UPDATED ON THE RISING EDGE OF RCLK
FIGURE 5. RECEIVE DATA UPDATED ON THE FALLING EDGE OF RCLK
HDB3
Decoder
Rx Jitter
Attenuator
Clock & Data
Recovery
Rx Equalizer &
Peak Detector
RTIP
RRING
RCLK
RPOS
RNEG
RCL K
RP O S
or
RNE G
R
DY
RCL K
R
RCL K
F
R
OH
RCLK
RPOS
or
RNEG
R
DY
RCLK
F
RCLK
R
OH
相關PDF資料
PDF描述
XRT83SL28IV-F IC LIU SH E1 8CH 144TQFP
XRT83SL30IV-F IC LIU T1/E1/J1 SGL 64TQFP
XRT83SL314IB-L IC LIU SH T1/E1/J1 14CH 304TBGA
XRT83SL34IV-F IC LIU T1/E1/J1 QUAD 128TQFP
XRT83SL38IB-F IC LIU SH T1/E1/J1 OCTAL 225BGA
相關代理商/技術參數(shù)
參數(shù)描述
XRT83SL28 制造商:EXAR 制造商全稱:EXAR 功能描述:8-CHANNEL E1 SHORT-HAUL LINE INTERFACE UNIT
XRT83SL28ES 功能描述:外圍驅(qū)動器與原件 - PCI 8 CH E1 LIU SH RoHS:否 制造商:PLX Technology 工作電源電壓: 最大工作溫度: 安裝風格:SMD/SMT 封裝 / 箱體:FCBGA-1156 封裝:Tray
XRT83SL28IV 功能描述:接口 - 專用 . . RoHS:否 制造商:Texas Instruments 產(chǎn)品類型:1080p60 Image Sensor Receiver 工作電源電壓:1.8 V 電源電流:89 mA 最大功率耗散: 最大工作溫度:+ 85 C 安裝風格:SMD/SMT 封裝 / 箱體:BGA-59
XRT83SL28IV-F 功能描述:外圍驅(qū)動器與原件 - PCI RoHS:否 制造商:PLX Technology 工作電源電壓: 最大工作溫度: 安裝風格:SMD/SMT 封裝 / 箱體:FCBGA-1156 封裝:Tray
XRT83SL30 制造商:EXAR 制造商全稱:EXAR 功能描述:SINGLE-CHANNEL T1/E1/J1 SH TRANSCEIVER WITH CLOCK RECOVERY AND JITTER ATTENUATOR