參數(shù)資料
型號(hào): XCV812E-7BG560C
廠商: Xilinx Inc
文件頁數(shù): 85/118頁
文件大?。?/td> 0K
描述: IC FPGA 1.8V C-TEMP 560-MBGA
產(chǎn)品變化通告: FPGA Family Discontinuation 18/Apr/2011
標(biāo)準(zhǔn)包裝: 1
系列: Virtex®-E EM
LAB/CLB數(shù): 4704
邏輯元件/單元數(shù): 21168
RAM 位總計(jì): 1146880
輸入/輸出數(shù): 404
門數(shù): 254016
電源電壓: 1.71 V ~ 1.89 V
安裝類型: 表面貼裝
工作溫度: 0°C ~ 85°C
封裝/外殼: 560-LBGA,金屬
供應(yīng)商設(shè)備封裝: 560-MBGA(42.5x42.5)
Virtex-E 1.8 V Extended Memory Field Programmable Gate Arrays
DS025-3 (v3.0) March 21, 2014
Module 3 of 4
13
R
— OBSOLETE — OBSOLETE — OBSOLETE — OBSOLETE —
CLB Arithmetic Switching Characteristics
Setup times not listed explicitly can be approximated by decreasing the combinatorial delays by the setup time adjustment
listed. Precise values are provided by the timing analyzer.
Description(1)
Symbol
Speed Grade
Units
Min
-8
-7
-6
Combinatorial Delays
F operand inputs to X via XOR
TOPX
0.32
0.68
0.8
ns, max
F operand input to XB output
TOPXB
0.35
0.65
0.8
0.9
ns, max
F operand input to Y via XOR
TOPY
0.59
1.07
1.4
1.5
ns, max
F operand input to YB output
TOPYB
0.48
0.89
1.1
1.3
ns, max
F operand input to COUT output
TOPCYF
0.37
0.71
0.9
1.0
ns, max
G operand inputs to Y via XOR
TOPGY
0.34
0.72
0.8
0.9
ns, max
G operand input to YB output
TOPGYB
0.47
0.78
1.2
1.3
ns, max
G operand input to COUT output
TOPCYG
0.36
0.60
0.9
1.0
ns, max
BX initialization input to COUT
TBXCY
0.19
0.36
0.51
0.57
ns, max
CIN input to X output via XOR
TCINX
0.27
0.50
0.6
0.7
ns, max
CIN input to XB
TCINXB
0.02
0.04
0.07
0.08
ns, max
CIN input to Y via XOR
TCINY
0.26
0.45
0.7
ns, max
CIN input to YB
TCINYB
0.16
0.28
0.38
0.43
ns, max
CIN input to COUT output
TBYP
0.05
0.10
0.14
0.15
ns, max
Multiplier Operation
F1/2 operand inputs to XB output via AND
TFANDXB
0.10
0.30
0.35
0.39
ns, max
F1/2 operand inputs to YB output via AND
TFANDYB
0.28
0.56
0.7
0.8
ns, max
F1/2 operand inputs to COUT output via AND
TFANDCY
0.17
0.38
0.46
0.51
ns, max
G1/2 operand inputs to YB output via AND
TGANDYB
0.20
0.46
0.55
0.7
ns, max
G1/2 operand inputs to COUT output via AND
TGANDCY
0.09
0.28
0.30
0.34
ns, max
Setup and Hold Times before/after Clock CLK
CIN input to FFX
TCCKX/TCKCX
0.47 / 0
1.0 / 0
1.2 / 0
1.3 / 0
ns, min
CIN input to FFY
TCCKY/TCKCY
0.49 / 0
0.92 / 0
1.2 / 0
1.3 / 0
ns, min
Notes:
1.
A Zero “0” Hold Time listing indicates no hold time or a negative hold time. Negative values can not be guaranteed “best-case”, but
if a “0” is listed, there is no positive hold time.
相關(guān)PDF資料
PDF描述
AMM36DRUH CONN EDGECARD 72POS .156 DIP SLD
FMM28DSEN-S243 CONN EDGECARD 56POS .156 EYELET
XC5VLX110-2FF1760C IC FPGA VIRTEX-5 110K 1760FBGA
XC5VLX110-2FF1153C IC FPGA VIRTEX-5 110K 1153FBGA
XC6VLX240T-1FFG1156I IC FPGA VIRTEX 6 241K 1156FFGBGA
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
XCV812E-7BG560I 制造商:XILINX 制造商全稱:XILINX 功能描述:Virtex-E 1.8 V Extended Memory Field Programmable Gate Arrays
XCV812E-7BG676C 制造商:XILINX 制造商全稱:XILINX 功能描述:Virtex-E 1.8 V Extended Memory Field Programmable Gate Arrays
XCV812E-7BG676I 制造商:XILINX 制造商全稱:XILINX 功能描述:Virtex-E 1.8 V Extended Memory Field Programmable Gate Arrays
XCV812E-7BG900C 制造商:XILINX 制造商全稱:XILINX 功能描述:Virtex-E 1.8 V Extended Memory Field Programmable Gate Arrays
XCV812E-7BG900I 制造商:XILINX 制造商全稱:XILINX 功能描述:Virtex-E 1.8 V Extended Memory Field Programmable Gate Arrays