參數(shù)資料
型號: XC4VFX12-12SFG363C
廠商: Xilinx Inc
文件頁數(shù): 35/58頁
文件大?。?/td> 0K
描述: IC FPGA VIRTEX-4 FX 12K 363FCBGA
標(biāo)準(zhǔn)包裝: 90
系列: Virtex®-4 FX
LAB/CLB數(shù): 1368
邏輯元件/單元數(shù): 12312
RAM 位總計: 663552
輸入/輸出數(shù): 240
電源電壓: 1.14 V ~ 1.26 V
安裝類型: 表面貼裝
工作溫度: 0°C ~ 85°C
封裝/外殼: 363-FBGA,F(xiàn)CBGA
供應(yīng)商設(shè)備封裝: 363-FCBGA(17x17)
配用: HW-V4-ML403-UNI-G-ND - EVALUATION PLATFORM VIRTEX-4
Virtex-4 FPGA Data Sheet: DC and Switching Characteristics
DS302 (v3.7) September 9, 2009
Product Specification
40
Table 47: Input Clock Tolerances
Symbol
Description
Frequency
Range
Value
Units
Duty Cycle Input Tolerance (in %)
CLKIN_PSCLK_PULSE_RANGE_1
PSCLK only
< 1 MHz
25 - 75
%
CLKIN_PSCLK_PULSE_RANGE_1_50
PSCLK and CLKIN
1 – 50 MHz(1)
25 - 75
%
CLKIN_PSCLK_PULSE_RANGE_50_100
50 – 100 MHz(1)
30 - 70
%
CLKIN_PSCLK_PULSE_RANGE_100_200
100 – 200 MHz(1)
40 - 60
%
CLKIN_PSCLK_PULSE_RANGE_200_400
200 – 400 MHz(1)
45 - 55
%
CLKIN_PSCLK_PULSE_RANGE_400
> 400 MHz
45 - 55
%
Speed Grade
-12
-11
-10
Input Clock Cycle-Cycle Jitter (Low Frequency Mode)
CLKIN_CYC_JITT_DLL_LF
CLKIN (using DLL outputs)(2,5,6)
±300
±345
ps
CLKIN_CYC_JITT_FX_LF
CLKIN (using DFS outputs)(3)
±300
±345
ps
Input Clock Cycle-Cycle Jitter (High Frequency Mode)
CLKIN_CYC_JITT_DLL_HF
CLKIN (using DLL outputs)(2,5,6)
±150
±173
ps
CLKIN_CYC_JITT_FX_HF
CLKIN (using DFS outputs)(3)
±150
±173
ps
Input Clock Period Jitter (Low Frequency Mode)
CLKIN_PER_JITT_DLL_LF
CLKIN (using DLL outputs)(2,5,6)
±1.0
±1.15
ns
CLKIN_PER_JITT_FX_LF
CLKIN (using DFS outputs)(3)
±1.0
±1.15
ns
Input Clock Period Jitter (High Frequency Mode)
CLKIN_PER_JITT_DLL_HF
CLKIN (using DLL outputs)(2,5,6)
±1.0
±1.15
ns
CLKIN_PER_JITT_FX_HF
CLKIN (using DFS outputs)(3)
±1.0
±1.15
ns
Feedback Clock Path Delay Variation
CLKFB_DELAY_VAR_EXT
CLKFB off-chip feedback
±1.0
±1.15
ns
Notes:
1.
For boundary frequencies, use the more restrictive specifications.
2.
DLL Outputs are used in these instances to describe the outputs: CLK0, CLK90, CLK180, CLK270, CLK2X, CLK2X180, and CLKDV.
3.
DFS Outputs are used in these instances to describe the outputs: CLKFX and CLKFX180.
4.
If both DLL and DFS outputs are used, follow the more restrictive specifications.
5.
The DCM must be reset if the clock input clock stops for more than 100 ms.
6.
These values also apply when using both DLL and DFS outputs.
相關(guān)PDF資料
PDF描述
XC4VFX12-11SFG363I IC FPGA VIRTEX-4 FX 12K 363FCBGA
HMC60DREN-S13 CONN EDGECARD 120PS .100 EXTEND
HMC60DREH-S13 CONN EDGECARD 120PS .100 EXTEND
ACC50DRST-S273 CONN EDGECARD 100PS DIP .100 SLD
XC6SLX150T-N3FGG676C IC FPGA SPARTAN-6 676FBGA
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
XC4VFX140 制造商:XILINX 制造商全稱:XILINX 功能描述:DC and Switching Characteristics
XC4VFX140-10FF1152C 制造商:Xilinx 功能描述:
XC4VFX140-10FF1517C 制造商:Xilinx 功能描述:FPGA VIRTEX-4 142128 CELLS 90NM 1.2V 1517FCBGA - Trays
XC4VFX140-10FF1517CES4 制造商:Xilinx 功能描述:
XC4VFX140-10FF1517I 功能描述:IC FPGA VIRTEX-4FX 1517FFBGA RoHS:否 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:Virtex®-4 FX 產(chǎn)品變化通告:XC4000(E,L) Discontinuation 01/April/2002 標(biāo)準(zhǔn)包裝:24 系列:XC4000E/X LAB/CLB數(shù):100 邏輯元件/單元數(shù):238 RAM 位總計:3200 輸入/輸出數(shù):80 門數(shù):3000 電源電壓:4.5 V ~ 5.5 V 安裝類型:表面貼裝 工作溫度:-40°C ~ 100°C 封裝/外殼:120-BCBGA 供應(yīng)商設(shè)備封裝:120-CPGA(34.55x34.55)