參數(shù)資料
型號: XC4000XLASERIES
廠商: Xilinx, Inc.
英文描述: Field Programmable Gate Arrays
中文描述: 現(xiàn)場可編程門陣列
文件頁數(shù): 10/14頁
文件大小: 142K
代理商: XC4000XLASERIES
R
DS015 (v1.3) October 18, 1999 - Product Specication
6-161
XC4000XLA/XV Field Programmable Gate Arrays
6
JTAG Enhancements
XC4000XLA/XV devices have improved JTAG functionality
and performance in the following areas:
IDCODE - The IDCODE register in JTAG is now
supported. All future Xilinx FPGAs will support the
IDCODE register. By using the IDCODE, the device
connected to the JTAG port can be determined. The
use of the IDCODE enables selective conguration
dependent upon the FPGA found. The IDCODE register
has the following binary format:
vvvv:ffff:fffa:aaaa:aaaa:cccc:cccc:ccc1
Where:
c = the company code;
a = the array dimension in CLBs;
f = the Family code;
v = the die version number
Xilinx company code = 49 (hex)
Conguration State - The conguration state is
available to JTAG controllers.
Congure Disable - The JTAG port can be prevented
from reconguring the FPGA
TCK Startup - TCK can now be used to clock the
start-up block in addition to other user clocks.
CCLK holdoff - Changed the requirement for Boundary
Scan Congure or EXTEST to be issued prior to the
release of INIT pin and CCLK cycling.
Reissue congure - The Boundary Scan Congure
can be reissued to recover from an unnished attempt
to congure the device.
Bypass FF - Bypass FF and IOB is modied to provide
DRCLOCK only during BYPASS for the bypass ip-op
and during EXTEST or SAMPLE/PRELOAD for the IOB
register.
XV and XLA Family Differences
The high density of the XC4000XV family FPGAs is
achieved by using advanced 0.25 micron silicon technol-
ogy. A 2.5 Volt power supply (VCCINT) is necessary to pro-
vide the reduced supply voltage required by 0.25 micron
internal logic, however to maintain TTL compatibility a 3.3V
power supply (VCCIO) is required by the I/O.
To accommodate the higher gate capacity of XV devices,
additional interconnect has been added. These differences
are detailed below.
VCCINT (2.5 Volt) Power Supply Pins
The XV family of FPGAs requires a 2.5V power supply
for internal logic, which is named VCCINT. The pins
assigned to the VCCINT supply are named in the pinout
guide for the XC4000XV FPGAs and in Table 5 on page
VCCIO (3.3 Volt) Power Supply Pins
Both the XV and XLA FPGAs use a 3.3V power supply
to power the I/O pins. The I/O supply is named VCCIO
in the XV family.
Octal-Length Interconnect Channels
The XC40110XV, XC40150XV, XC40200XV, and
XC40250XV have enhanced routing. Eight routing
channels of octal length have been added to each CLB
in both vertical and horizontal dimensions.
XLA-to-XL Socket Compatibility
The XC4000XLA devices are generally available in the
same packages as equivalent XL devices, however the
range of packages available for the XC4085XLA has been
extended to include smaller packages such as the HQ240.
XV-to-XL/XLA Socket Compatibility
XC4000XV devices are available in ve package options,
pin-grid PG599 and ball-grid BG560, BG432, and BG352
and quad-atpack HQ240. With the exception of the
VCCINT power pins, XC4000XV FPGAs are compatible
with XL and XLA devices in these packages if the following
guidelines are followed:
Lay out the PCB for the XV pinout.
When an XL or XLA device is installed disconnect the
VCCINT (2.5 V) supply. For the PG599, VCCINT should
be connected to 3.3V. For BG560, BG432 and BG352
and HQ240 packages, the VCCINT voltage source
should be left unconnected. The unused I/O pins in the
XL/XLA devices connected to VCCINT will be pulled up
to 3.3V. Care must be taken to insure that these pins
are not driven when the XL/XLA device is operative.
When an XC4000XV is installed, the VCCINT pins must
Family Codes = 01 for XLA;
= 02 for SpartanXL;
= 03 for Virtex;
= 07 for XV.
Table 4: IDCODEs assigned to XC4000XLA/XV FPGAs
FPGA
IDCODE
XC4013XLA
0x00218093
XC4020XLA
0x0021c093
XC4028XLA
0x00220093
XC4036XLA
0x00224093
XC4044XLA
0x00228093
XC4052XLA
0x0022c093
XC4062XLA
0x00230093
XC4085XLA
0x00238093
XC40110XV
0x00e40093
XC40150XV
0x00e48093
XC40200XV
0x00e54093
XC40250XV
0x00e5c093
相關(guān)PDF資料
PDF描述
XC4013E-1CB240M Programmable Gate Arrays
XC4013E-1HG240C Programmable Gate Arrays
XC4013E-3BG240M XC4000E and XC4000X Series Field Programmable Gate Arrays
XC4013E-1VQ240M XC4000E and XC4000X Series Field Programmable Gate Arrays
XC4013E-2BG240C XC4000E and XC4000X Series Field Programmable Gate Arrays
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
XC4000XSERIES 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Programmable Gate Arrays
XC4000XV 制造商:XILINX 制造商全稱:XILINX 功能描述:XC4000XLA/XV Field Programmable Gate Arrays
XC4000XVSERIES 制造商:XILINX 制造商全稱:XILINX 功能描述:Field Programmable Gate Arrays
XC4002 制造商:未知廠家 制造商全稱:未知廠家 功能描述:
XC4002A 制造商:XILINX 制造商全稱:XILINX 功能描述:Logic Cell Array Families