參數(shù)資料
型號: XC3195A-3PQ160C
廠商: Xilinx Inc
文件頁數(shù): 22/76頁
文件大小: 0K
描述: IC FPGA 484 CLB'S 160-PQFP
產(chǎn)品變化通告: XC4000XL/E, XC9500XV, XC3100A Discontinuance 12/Apr/2010
標準包裝: 24
系列: XC3000A/L
LAB/CLB數(shù): 484
RAM 位總計: 94984
輸入/輸出數(shù): 138
門數(shù): 7500
電源電壓: 4.25 V ~ 5.25 V
安裝類型: 表面貼裝
工作溫度: 0°C ~ 85°C
封裝/外殼: 160-BQFP
供應(yīng)商設(shè)備封裝: 160-PQFP(28x28)
其它名稱: 122-1085
R
November 9, 1998 (Version 3.1)
7-31
XC3000 Series Field Programmable Gate Arrays
7
Slave Serial Mode
In Slave Serial mode, an external signal drives the CCLK
input(s) of the FPGA(s). The serial configuration bitstream
must be available at the DIN input of the lead FPGA a short
set-up time before each rising CCLK edge. The lead device
then presents the preamble data (and all data that over-
flows the lead device) on its DOUT pin. There is an internal
delay of 0.5 CCLK periods, which means that DOUT
changes on the falling CCLK edge, and the next device in
the daisy-chain accepts data on the subsequent rising
CCLK edge.
D/P
RESET
X5993
FPGA
General-
Purpose
User I/O
Pins
+5 V
M0
M1
PWRDWN
CCLK
DIN
STRB
D0
D1
D2
D3
D4
D5
D6
D7
RESET
I/O
Port
Micro
Computer
DOUT
HDC
LDC
M2
...
Other
I/O Pins
INIT
+5 V
5 k
If Readback is
Activated, a
5-k
Resistor is
Required in
Series with M1
*
Optional
Daisy-Chained
LCAs with
Different
Configurations
*
Figure 29: Slave Serial Mode Circuit Diagram
Product Obsolete or Under Obsolescence
相關(guān)PDF資料
PDF描述
AMM30DTAD CONN EDGECARD 60POS R/A .156 SLD
ACB105DHLR CONN EDGECARD 210PS .050 DIP SLD
ABB105DHLR CONN EDGECARD 210PS .050 DIP SLD
XC3164A-3TQ144C IC FPGA 224 CLB'S 144-TQFP
HSC60DRYI-S734 CONN EDGECARD 120PS DIP .100 SLD
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
XC3195A-3PQ208C 制造商:Xilinx 功能描述:
XC3195A-3PQ208I 制造商:Xilinx 功能描述:
XC3195A-4PC8 制造商:Rochester Electronics LLC 功能描述:- Bulk
XC3195A4PC84C 制造商:XILINX 功能描述:PROGRAMMABLE GATE ARRAY
XC3195A-4PC84C 制造商:Xilinx 功能描述: