參數(shù)資料
型號: XC3064A-7PC84C
廠商: Xilinx Inc
文件頁數(shù): 10/76頁
文件大?。?/td> 0K
描述: IC LOGIC CL ARRAY 6400GAT 84PLCC
產(chǎn)品變化通告: Product Discontinuation 27/Apr/2010
標(biāo)準(zhǔn)包裝: 1
系列: XC3000A/L
LAB/CLB數(shù): 224
RAM 位總計(jì): 46064
輸入/輸出數(shù): 70
門數(shù): 4500
電源電壓: 4.75 V ~ 5.25 V
安裝類型: 表面貼裝
工作溫度: 0°C ~ 85°C
封裝/外殼: 84-LCC(J 形引線)
供應(yīng)商設(shè)備封裝: 84-PLCC
其它名稱: 122-1029
R
XC3000 Series Field Programmable Gate Arrays
7-20
November 9, 1998 (Version 3.1)
A re-program is initiated.when a configured XC3000 series
device senses a High-to-Low transition and subsequent >6
s Low level on the DONE/PROG package pin, or, if this
pin is externally held permanently Low, a High-to-Low tran-
sition and subsequent >6
s Low time on the RESET pack-
age pin.
The device returns to the Clear state where the configura-
tion memory is cleared and mode lines re-sampled, as for
an aborted configuration. The complete configuration pro-
gram is cleared and loaded during each configuration pro-
gram cycle.
Length count control allows a system of multiple Field Pro-
grammable Gate Arrays, of assorted sizes, to begin opera-
tion in a synchronized fashion. The configuration program
generated by the development system begins with a pre-
amble of 111111110010 followed by a 24-bit length count
representing the total number of configuration clocks
needed to complete loading of the configuration pro-
gram(s). The data framing is shown in Figure 21. All
FPGAs connected in series read and shift preamble and
length count in on positive and out on negative configura-
tion clock edges. A device which has received the pream-
ble and length count then presents a High Data Out until it
has intercepted the appropriate number of data frames.
When the configuration program memory of an FPGA is full
and the length count does not yet compare, the device
shifts any additional data through, as it did for preamble
and length count. When the FPGA configuration memory is
full and the length count compares, the device will execute
11111111
0010
< 24-Bit Length Count >
1111
0 <Data Frame # 001 > 111
0 <Data Frame # 002 > 111
0 <Data Frame # 003 > 111
.
0 <Data Frame # 196 > 111
0 <Data Frame # 197 > 111
1111
—Dummy Bits*
—Preamble Code
—Configuration Program Length
—Dummy Bits (4 Bits Minimum)
For XC3120
197 Configuration Data Frames
(Each Frame Consists of:
A Start Bit (0)
A 71-Bit Data Field
Three Stop Bits
Postamble Code (4 Bits Minimum)
Header
Program Data
Repeated for Each Logic
Cell Array in a Daisy Chain
*The LCA Device Require Four Dummy Bits Min; Software Generates Eight Dummy Bits
X5300_01
Figure 21: Internal Configuration Data Structure for an FPGA. This shows the preamble, length count and data
frames generated by the Development System.
The Length Count produced by the program = [(40-bit preamble + sum of program data + 1 per daisy chain device)
rounded up to multiple of 8] – (2
≤ K ≤ 4) where K is a function of DONE and RESET timing selected. An additional 8 is
added if roundup increment is less than K. K additional clocks are needed to complete start-up after length count is
reached.
Device
XC3020A
XC3020L
XC3120A
XC3030A
XC3030L
XC3130A
XC3042A
XC3042L
XC3142A
XC3142L
XC3064A
XC3064L
XC3164A
XC3090A
XC3090L
XC3190A
XC3190L
XC3195A
Gates
1,000 to 1,500
1,500 to 2,000
2,000 to 3,000
3,500 to 4,500
5,000 to 6,000
6,500 to 7,500
CLBs
64
100
144
224
320
484
Row x Col
(8 x 8)
(10 x 10)
(12 x 12)
(16 x 14)
(20 x 16)
(22 x 22)
IOBs
64
80
96
120
144
176
Flip-flops
256
360
480
688
928
1,320
Horizontal Longlines
16
20
24
32
40
44
TBUFs/Horizontal LL
9
11
13
15
17
23
Bits per Frame
(including1 start and 3 stop bits)
75
92
108
140
172
188
Frames
197
241
285
329
373
505
Program Data =
Bits x Frames + 4 bits
(excludes header)
14,779
22,176
30,784
46,064
64,160
94,944
PROM size (bits) =
Program Data
+ 40-bit Header
14,819
22,216
30,824
46,104
64,200
94,984
Product Obsolete or Under Obsolescence
相關(guān)PDF資料
PDF描述
XC3064A-7PQ160C IC LOGIC CL ARRAY 6400GAT 160PQF
ASC49DRYH-S93 CONN EDGECARD 98POS DIP .100 SLD
AMC44DRTI-S13 CONN EDGECARD 88POS .100 EXTEND
AMC44DREI-S13 CONN EDGECARD 88POS .100 EXTEND
FMC18DRES CONN EDGECARD 36POS .100 EYELET
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
XC3064A-7PC84C0100 制造商:Xilinx 功能描述:
XC3064A-7PC84I 制造商:Xilinx 功能描述: 制造商: 功能描述: 制造商:undefined 功能描述:
XC3064A-7PG132C 制造商:XILINX 制造商全稱:XILINX 功能描述:Field Programmable Gate Arrays (XC3000A/L, XC3100A/L)
XC3064A-7PG132I 制造商:Xilinx 功能描述:
XC3064A-7PP132C 制造商:Xilinx 功能描述: