FN8220.3 March 8, 2006 0x05 Input configuration (0x00) 0 Channel Select 0: VGA1 1: VGA2 1 Input Coupling 0: AC coupled (positive input connecte" />
參數(shù)資料
型號: X98024L128-3.3-Z
廠商: Intersil
文件頁數(shù): 4/29頁
文件大?。?/td> 0K
描述: IC TRPL VID DIGITIZER 128MQFP
標準包裝: 660
類型: 視頻數(shù)字轉(zhuǎn)換器
應用: 監(jiān)控器,電視
安裝類型: *
封裝/外殼: *
供應商設備封裝: *
包裝: *
12
FN8220.3
March 8, 2006
0x05
Input configuration (0x00)
0
Channel Select
0: VGA1
1: VGA2
1
Input Coupling
0: AC coupled (positive input connected to clamp DAC
during clamp time, negative input disconnected from outside
pad and always internally tied to appropriate clamp DAC)
1: DC coupled (+ and - inputs are brought to pads and never
connected to clamp DACs). Analog clamp signal is turned off
in this mode.
2
RGB/YUV
0: RGB inputs (Clamp DAC = 300mV for R, G, B, half scale
analog shift for R, G, and B, base ABLC target code = 0x00
for R, G, and B)
1: YUV inputs (Clamp DAC = 600mV for R and B, 300mV for
G, half scale analog shift for G channel only, base ABLC
target code = 0x00 for G, = 0x80 for R and B)
3
Sync Type
0: Separate HSYNC/VSYNC
1: Composite (from SOG or CSYNC on HSYNC)
4
Composite Sync
Source
0: SOGIN
1: HSYNCIN
Note: If Sync Type = 0, the multiplexer will pass HSYNCIN
regardless of the state of this bit.
5
COAST CLAMP
enable
0: DC restore clamping and ABLC suspended during
COAST
1: DC restore clamping and ABLC continue during COAST
7:6
Reserved
Set to 00.
0x06
Red Gain (0x55)
7:0
Red Gain
Channel gain, where:
gain (V/V) = 0.5 + [7:0]/170
0x00: gain = 0.5 V/V
(1.4VP-P input = full range of ADC)
0x55: gain = 1.0 V/V
(0.7VP-P input = full range of ADC)
0xFF: gain = 2.0 V/V
(0.35VP-P input = full range of ADC)
0x07
Green Gain (0x55)
7:0
Green Gain
0x08
Blue Gain (0x55)
7:0
Blue Gain
0x09
Red Offset (0x80)
7:0
Red Offset
ABLC enabled: digital offset control. A 1 LSB change in
this register will shift the ADC output by 1 LSB.
ABLC disabled: analog offset control. These bits go to the
upper 8 bits of the 10 bit offset DAC. A 1LSB change in this
register will shift the ADC output approximately 1 LSB (Offset
DAC range = 0) or 0.5LSBs (Offset DAC range = 1).
0x00 = min DAC value or -0x80 digital offset,
0x80 = mid DAC value or 0x00 digital offset,
0xFF = max DAC value or +0x7F digital offset
0x0A
Green Offset (0x80)
7:0
Green Offset
0x0B
Blue Offset (0x80)
7:0
Blue Offset
0x0C
Offset DAC Configuration (0x00)
0
Offset DAC Range
0: ±1/2 ADC fullscale (1 DAC LSB ~ 1 ADC LSB)
1: ±1/4 ADC fullscale (1 DAC LSB ~ 1/2 ADC LSB)
1
Reserved
Set to 0.
3:2
Red Offset DAC LSBs These bits are the LSBs necessary for 10 bit manual offset
DAC control.
Combine with their respective MSBs in registers 0x09, 0x0A,
and 0x0B to achieve 10 bit offset DAC control.
5:4
Green Offset DAC
LSBs
7:6
Blue Offset DAC
LSBs
Register Listing (Continued)
ADDRESS
REGISTER (DEFAULT VALUE)
BIT(s)
FUNCTION NAME
DESCRIPTION
X98024
相關(guān)PDF資料
PDF描述
X98027L128-3.3-Z IC TRPL VID DIGITIZER 128MQFP
XC25BS5001MR-G IC CLK BUFFER PLL SOT26
XC25BS7001ER-G IC CLK GENERATOR PLL USP-6C
XC68C812A4PVE5 MCU 16BIT LOW VOLT 112-LQFP
XC74UL00AANR IC GATE NAND 2-INP 25SSOT
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
X98027 制造商:XICOR 制造商全稱:Xicor Inc. 功能描述:PRELIMINARY INFORMATION
X98027_06 制造商:INTERSIL 制造商全稱:Intersil Corporation 功能描述:275MHz Triple Video Digitizer with Digital PLL
X98027L128-3.3 制造商:INTERSIL 制造商全稱:Intersil Corporation 功能描述:275MHz Triple Video Digitizer with Digital PLL
X98027L128-3.3-Z 功能描述:IC TRPL VID DIGITIZER 128MQFP RoHS:是 類別:集成電路 (IC) >> 線性 - 視頻處理 系列:- 標準包裝:250 系列:- 類型:電平移位器 應用:LCD 電視機/監(jiān)控器 安裝類型:表面貼裝 封裝/外殼:28-WFQFN 裸露焊盤 供應商設備封裝:28-WQFN(4x4)裸露焊盤 包裝:帶卷 (TR) 其它名稱:296-32523-2TPS65198RUYT-ND
X-98-499 制造商:Brady Corporation 功能描述:Labels External Width:1"