參數(shù)資料
型號: X5043V14I-4.5A
元件分類: CPU監(jiān)測
英文描述: RTC Module With CPU Supervisor
中文描述: 時鐘模塊CPU監(jiān)控
文件頁數(shù): 6/20頁
文件大?。?/td> 108K
代理商: X5043V14I-4.5A
X5043/X5045
Characteristics subject to change without notice.
6 of 20
REV 1.1.2 5/29/01
www.xicor.com
Write Enable Latch
The device contains a Write Enable Latch. This latch
must be SET before a Write Operation is initiated. The
WREN instruction will set the latch and the WRDI
instruction will reset the latch (Figure 3). This latch is
automatically reset upon a power-up condition and after
the completion of a valid byte, page, or status register
write cycle. The latch is also reset if WP is brought LOW.
When issuing a WREN, WRDI or RDSR commands, it
is not necessary to send a byte address or data.
Figure 5. Write Enable/Disable Latch Sequence
Status Register
The Status Register contains four nonvolatile control
bits and two volatile status bits. The control bits set the
operation of the watchdog timer and the memory block
lock protection. The Status Register is formatted as
shown in “Status Register”.
Status Register: (Default = 30H)
The Write-In-Progress (WIP) bit is a volatile, read only
bit and indicates whether the device is busy with an
internal nonvolatile write operation. The WIP bit is read
using the RDSR instruction. When set to a “1”, a non-
volatile write operation is in progress. When set to a
“0”, no write is in progress.
The Write Enable Latch (WEL) bit indicates the status
of the “write enable” latch. When WEL = 1, the latch is
set and when WEL = 0 the latch is reset. The WEL bit is
a volatile, read only bit. The WREN instruction sets the
WEL bit and the WRDS instruction resets the WEL bit.
The block lock bits, BL0 and BL1, set the level of block
lock
protection. These nonvolatile bits are programmed
using the WRSR instruction and allow the user to pro-
tect one quarter, one half, all or none of the EEPROM
array. Any portion of the array that is block lock pro-
tected can be read but not written. It will remain pro-
tected until the BL bits are altered to disable block lock
protection of that portion of memory.
The Watchdog Timer bits, WD0 and WD1, select the
Watchdog Time-out Period. These nonvolatile bits are
programmed with the WRSR instruction.
Read Status Register
To read the Status Register, pull CS low to select the
device, then send the 8-bit RDSR instruction. Then the
contents of the Status Register are shifted out on the
SO line, clocked by CLK. Refer to the Read Status
Register Sequence (Figure 6). The Status Register
may be read at any time, even during a Write Cycle.
Write Status Register
Prior to any attempt to write data into the status regis-
ter, the “Write Enable” Latch (WEL) must be set by
issuing the WREN instruction (Figure 5). First pull CS
LOW, then clock the WREN instruction into the device
and pull CS HIGH. Then bring CS LOW again and
enter the WRSR instruction followed by 8 bits of data.
These 8 bits of data correspond to the contents of the
status register. The operation ends with CS going
HIGH. If CS does not go HIGH between WREN and
WRSR, the WRSR instruction is ignored.
7
0
6
0
5
4
3
2
1
0
WD1 WD0
BL1
BL0
WEL
WIP
0
1
2
3
4
5
6
7
CS
SI
SCK
High Impedance
SO
Status Reg Bits
BL1
0
0
1
1
Array Addresses Protected
X5043/X5045
None
$180–$1FF
$100–$1FF
$000–$1FF
BL0
0
1
0
1
Status Register Bits
WD1
0
0
1
1
Watchdog Time Out
(Typical)
1.4 seconds
600 milliseconds
200 milliseconds
disabled (factory default)
WD0
0
1
0
1
相關(guān)PDF資料
PDF描述
X5045 RTC Module With CPU Supervisor
X5045M8I RTC Module With CPU Supervisor
X5045M8I-2.7 RTC Module With CPU Supervisor
X5045M8I-2.7A RTC Module With CPU Supervisor
X5045M8I-4.5A RTC Module With CPU Supervisor
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
X5043V14IZ 功能描述:IC CPU SUPERV 4K EEPROM 14-TSSOP RoHS:是 類別:集成電路 (IC) >> PMIC - 監(jiān)控器 系列:- 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:2,500 系列:- 類型:簡單復(fù)位/加電復(fù)位 監(jiān)視電壓數(shù)目:1 輸出:開路漏極或開路集電極 復(fù)位:低有效 復(fù)位超時:最小為 600 ms 電壓 - 閥值:3.8V 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:SC-74A,SOT-753 供應(yīng)商設(shè)備封裝:SOT-23-5 包裝:帶卷 (TR)
X5043V14IZ-2.7 制造商:INTERSIL 制造商全稱:Intersil Corporation 功能描述:CPU Supervisor with 4K SPI EEPROM
X5043V14IZ-2.7A 制造商:INTERSIL 制造商全稱:Intersil Corporation 功能描述:CPU Supervisor with 4K SPI EEPROM
X5043V14IZ-4.5A 制造商:INTERSIL 制造商全稱:Intersil Corporation 功能描述:CPU Supervisor with 4K SPI EEPROM
X5045 制造商:INTERSIL 制造商全稱:Intersil Corporation 功能描述:CPU Supervisor with 4K SPI EEPROM