參數(shù)資料
型號: V54C3256804VBS7
廠商: PROMOS TECHNOLOGIES INC
元件分類: DRAM
英文描述: 32M X 8 SYNCHRONOUS DRAM, 5.4 ns, PBGA60
封裝: MO-210, FBGA-60
文件頁數(shù): 5/50頁
文件大?。?/td> 728K
代理商: V54C3256804VBS7
ProMOS TECHNOLOGIES
V54C3256(16/80/40)4VB
13
V54C3256(16/80/40)4VB Rev1.0 December 2003
Address Input for Mode Set (Mode Register Operation)
Similar to the page mode of conventional
DRAM’s, burst read or write accesses on any col-
umn address are possible once the RAS cycle
latches the sense amplifiers. The maximum tRAS or
the refresh interval time limits the number of random
column accesses. A new burst access can be done
even before the previous burst ends. The interrupt
operation at every clock cycles is supported. When
the previous burst is interrupted, the remaining ad-
dresses are overridden by the new address with the
full burst length. An interrupt which accompanies
with an operation change from a read to a write is
possible by exploiting DQM to avoid bus contention.
When two or more
banks are activated
sequentially,
interleaved
bank
read
or
write
operations are possible. With the programmed
burst length, alternate access and precharge
operations on two or more banks can realize fast
serial data access modes among many different
pages. Once two or more banks are activated,
column to column interleave operation can be done
between different pages.
A11
A3
A4
A2
A1
A0
A10 A9
A8
A7
A6
A5
Address Bus (Ax)
BT
Burst Length
CAS Latency
Mode Register
CAS Latency
A6
A5
A4
Latency
0
Reserve
0
1
Reserve
01
0
2
01
1
3
1
0
Reserve
1
0
1
Reserve
1
0
Reserve
1
Reserve
Burst Length
A2
A1
A0
Length
Sequential
Interleave
000
1
001
2
010
4
011
8
1
0
Reserve
1
0
1
Reserve
1
0
Reserve
1
Reserve
Burst Type
A3
Type
0
Sequential
1
Interleave
Operation Mode
BA1 BA0 A11 A10 A9 A8 A7
Mode
0
000
0
Burst Read/Burst
Write
0
000
1
0
Burst Read/Single
Write
Operation Mode
BA0
BA1
相關(guān)PDF資料
PDF描述
V54C365164VCT8PC 4M X 16 SYNCHRONOUS DRAM, 6 ns, PDSO54
V55C2256164VBT10I 16M X 16 SYNCHRONOUS DRAM, 7 ns, PDSO54
V55C3256164VGLK-10IPC SYNCHRONOUS DRAM, PBGA54
V55C3256164VGLK-7HPC SYNCHRONOUS DRAM, PBGA54
V580MC04 VCO, 850 MHz - 890 MHz
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
V54C3256804VBT 制造商:MOSEL 制造商全稱:MOSEL 功能描述:256Mbit SDRAM 3.3 VOLT, TSOP II / SOC BGA / WBGA PACKAGE 16M X 16, 32M X 8, 64M X 4
V54C3256804VS 制造商:MOSEL 制造商全稱:MOSEL 功能描述:256Mbit SDRAM 3.3 VOLT, TSOP II / SOC BGA / WBGA PACKAGE 16M X 16, 32M X 8, 64M X 4
V54C3256804VT 制造商:MOSEL 制造商全稱:MOSEL 功能描述:256Mbit SDRAM 3.3 VOLT, TSOP II / SOC BGA / WBGA PACKAGE 16M X 16, 32M X 8, 64M X 4
V54C328404VCT7 制造商:未知廠家 制造商全稱:未知廠家 功能描述:x4 SDRAM
V54C328404VCT8 制造商:未知廠家 制造商全稱:未知廠家 功能描述:x4 SDRAM