參數(shù)資料
型號(hào): V54C3128804VT
廠商: Mosel Vitelic, Corp.
英文描述: MORAY EEL
中文描述: 128Mbit SDRAM的3.3伏,第二的TSOP / SOC的包裝8米× 16,16米x 8,32 × 4
文件頁數(shù): 9/43頁
文件大?。?/td> 362K
代理商: V54C3128804VT
MOSEL VITELIC
V54C3128804VAT
9
V54C3128804VAT Rev. 1.4 November 2000
Precharge Command
There is also a separate precharge command
available. When RAS and WE are low and CAS is
high at a clock timing, it triggers the precharge
operation. Three address bits, BA0, BA1 and A10
are used to define banks as shown in the following
list. The precharge command can be imposed one
clock before the last data out for CAS latency = 2,
two clocks before the last data out for CAS latency
= 3. Writes require a time delay twr from the last
data out to apply the precharge command.
Bank Selection by Address Bits:
Burst Termination
Once a burst read or write operation has been ini-
tiated, there are several methods in which to termi-
nate the burst operation prematurely. These
methods include using another Read or Write Com-
mand to interrupt an existing burst operation, use a
Precharge Command to interrupt a burst cycle and
close the active bank, or using the Burst Stop Com-
mand to terminate the existing burst operation but
leave the bank open for future Read or Write Com-
mands to the same page of the active bank. When
interrupting a burst with another Read or Write
Command care must be taken to avoid I/O conten-
tion. The Burst Stop Command, however, has the
fewest restrictions making it the easiest method to
use when terminating a burst operation before it has
been completed. If a Burst Stop command is issued
during a burst write operation, then any residual
data from the burst write cycle will be ignored. Data
that is presented on the I/O pins before the Burst
Stop Command is registered will be written to the
memory.
A10
BA0
BA1
0
0
0
Bank 0
0
0
1
Bank 1
0
1
0
Bank 2
0
1
1
Bank 3
1
X
X
all Banks
Recommended Operation and Characteristics for LV-TTL
T
A
= 0 to 70
°
C; V
SS
= 0 V; V
CC
,V
CCQ
= 3.3 V
±
0.3 V
Note:
1.
2.
All voltages are referenced to V
SS
.
V
IH
may overshoot to V
CC
+ 2.0 V for pulse width of < 4ns with 3.3V. V
IL
may undershoot to -2.0 V for pulse width < 4.0 ns with
3.3V. Pulse width measured at 50% points with amplitude measured peak to DC reference.
Parameter
Symbol
Limit Values
Unit
Notes
min.
max.
Input high voltage
V
IH
2.0
Vcc+0.3
V
1, 2
Input low voltage
V
IL
0.3
0.8
V
1, 2
Output high voltage (I
OUT
=
4.0 mA)
V
OH
2.4
V
Output low voltage (I
OUT
= 4.0 mA)
V
OL
0.4
V
Input leakage current, any input
(0 V < V
IN
< 3.6 V, all other inputs = 0 V)
I
I(L)
5
5
μ
A
Output leakage current
(DQ is disabled, 0 V < V
OUT
< V
CC
)
I
O(L)
5
5
μ
A
相關(guān)PDF資料
PDF描述
V54C3128804VS 128Mbit SDRAM 3.3 VOLT, TSOP II / SOC PACKAGE 8M X 16, 16M X 8, 32M X 4
V54C3128804VAT HIGH PERFORMANCE 143/133/125MHz 3.3 VOLT 16M X 8 SYNCHRONOUS DRAM 4 BANKS X 4Mbit X 8
V54C316162VB High Performance 3.3 Volt 1M X 16 Synchronous DRAM(3.3V高性能1Mx16同步動(dòng)態(tài)RAM)
V54C316162 200/183/166/143 MHz 3.3 VOLT, 4K REFRESH ULTRA HIGH PERFORMANCE 1M X 16 SDRAM 2 BANKS X 512Kbit X 16
V54C316162VC-5 200/183/166/143 MHz 3.3 VOLT, 2K REFRESH ULTRA HIGH PERFORMANCE 1M X 16 SDRAM 2 BANKS X 512Kbit X 16
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
V54C316162 制造商:MOSEL 制造商全稱:MOSEL 功能描述:200/183/166/143 MHz 3.3 VOLT, 4K REFRESH ULTRA HIGH PERFORMANCE 1M X 16 SDRAM 2 BANKS X 512Kbit X 16
V54C316162V 制造商:MOSEL 制造商全稱:MOSEL 功能描述:200/183/166/143 MHz 3.3 VOLT, 4K REFRESH ULTRA HIGH PERFORMANCE 1M X 16 SDRAM 2 BANKS X 512Kbit X 16
V54C316162V-5 制造商:MOSEL 制造商全稱:MOSEL 功能描述:200/183/166/143 MHz 3.3 VOLT, 4K REFRESH ULTRA HIGH PERFORMANCE 1M X 16 SDRAM 2 BANKS X 512Kbit X 16
V54C316162V-55 制造商:MOSEL 制造商全稱:MOSEL 功能描述:200/183/166/143 MHz 3.3 VOLT, 4K REFRESH ULTRA HIGH PERFORMANCE 1M X 16 SDRAM 2 BANKS X 512Kbit X 16
V54C316162V-6 制造商:MOSEL 制造商全稱:MOSEL 功能描述:200/183/166/143 MHz 3.3 VOLT, 4K REFRESH ULTRA HIGH PERFORMANCE 1M X 16 SDRAM 2 BANKS X 512Kbit X 16