參數(shù)資料
型號: TRCV012G7
元件分類: 運動控制電子
英文描述: TRCV012G5 (2.5 Gbits/s) and TRCV012G7 (2.5 Gbits/s and 2.7 Gbits/s) Limiting Amplifier, Clock Recovery, 1:16 Data Demultiplexer
中文描述: TRCV012G5(2.5 Gb /秒)和TRCV012G7(2.5 Gb /秒和2.7 Gb /秒)限幅放大器,時鐘恢復(fù),1:16數(shù)據(jù)復(fù)用器
文件頁數(shù): 2/28頁
文件大?。?/td> 500K
代理商: TRCV012G7
TRCV012G5 and TRCV012G7
Limiting Amplifier, Clock Recovery, 1:16 Data Demultiplexer
Preliminary Data Sheet
August 2000
2
Lucent Technologies Inc.
Table of Contents
Contents
Page
Features ....................................................................................................................................................................1
Applications...............................................................................................................................................................1
Description.................................................................................................................................................................1
Pin Information ..........................................................................................................................................................4
Functional Overview................................................................................................................................................10
Limiting Amplifier.....................................................................................................................................................10
Limiting Amplifier Operation..................................................................................................................................10
Clock and Data Recovery (CDR).............................................................................................................................11
Clock Recovery Operation....................................................................................................................................11
Clock Recovery PLL Loop Filter ...........................................................................................................................11
CDR Acquisition Time...........................................................................................................................................11
CDR Generated Jitter ...........................................................................................................................................11
CDR Input Jitter Tolerance ...................................................................................................................................12
CDR Jitter Transfer...............................................................................................................................................12
Clock Recovery Jitter Tolerance and Jitter Transfer Specifications......................................................................13
Data Path Configuration Option (ENDATAN) .......................................................................................................14
High-Speed Serial Clock and Data Output Enables (ENCK2G5N, END2G5N)....................................................14
High-Speed Serial Data Output Mute (MUTE2G5N) ............................................................................................14
Data and CDR Configuration Options (REFSELN, INLOSN, MUTEDMXN).........................................................14
Decision Circuit—Adjustable Sampling Time (ASTREF, AST[4:0]).........................................................................15
Loss of Signal Detection..........................................................................................................................................16
Digital Loss of Signal (LOSDN).............................................................................................................................16
Analog Loss of Signal (LOSAN, PRG_LOSA)......................................................................................................16
Demultiplexer Operation..........................................................................................................................................17
Parity Generation (PARITYP/N)............................................................................................................................17
Demultiplexer Powerdown (PDDMXN).................................................................................................................17
Demultiplexer Data Mute (MUTEDMXN)..............................................................................................................17
CK155P/N Low-Speed Output Mute (MUTE155N)...............................................................................................17
CML Output Structure (Used on Pins D2G5P/N, CK2G5P/N).................................................................................18
Choosing the Value of the External CML Reference Resistors (RREF1, RREF2) ...............................................18
Absolute Maximum Ratings.....................................................................................................................................19
Handling Precautions ..............................................................................................................................................19
Operating Conditions...............................................................................................................................................19
Electrical Characteristics.........................................................................................................................................20
Limiting Amplifier Specifications ...........................................................................................................................20
Optional Reference Frequency (REFCLKP/N) Specifications ..............................................................................20
LVPECL, CMOS, CML Input and Output Pins......................................................................................................21
Timing Characteristics.............................................................................................................................................23
Output Timing .......................................................................................................................................................23
Outline Diagram.......................................................................................................................................................25
128-Pin QFP.........................................................................................................................................................25
Board Installation Recommendations ...................................................................................................................26
Thermal Considerations (MBIC 025 BiCMOS and MBIC 025 SiGe BiCMOS) .....................................................26
Ordering Information................................................................................................................................................27
DS00-234HSPL Replaces DS00-154HSPL to Incorporate the Following Updates.................................................27
相關(guān)PDF資料
PDF描述
TRCV012G5 Limiting Amplifier, Clock Recovery, 1:16 Data Demultiplexer(2.5 Gbits/s)(限幅放大器,時鐘恢復(fù),1:16數(shù)據(jù)多路分解器(2.5 G位/秒))
TRCV012G7 Limiting Amplifier, Clock Recovery, 1:16 Data Demultiplexer(2.5 Gbits/s and 2.7 Gbits/s)(限幅放大器,時鐘恢復(fù),1:16數(shù)據(jù)多路分解器(2.5 G位/秒和 2.7 G位/秒))
TRR1Axxx Miniature, cost-efective switching solution,,state of the art capsule designs
TRR1A05D00D Miniature, cost-efective switching solution,,state of the art capsule designs
TRR1A05D50D Miniature, cost-efective switching solution,,state of the art capsule designs
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
TRCV012G73XE1 制造商:AGERE 制造商全稱:AGERE 功能描述:TRCV012G5 (2.5 Gbits/s) and TRCV012G7 (2.5 Gbits/s and 2.7 Gbits/s) Limiting Amplifier, Clock Recovery, 1:16 Data Demultiplexer
TRD10-103 制造商:RCD 制造商全稱:RCD COMPONENTS INC. 功能描述:RADIAL LEAD TANGOLDTM CAPACITORS EPOXY RESIN COATED, TANTALUM
TRD10-104 制造商:RCD 制造商全稱:RCD COMPONENTS INC. 功能描述:RADIAL LEAD TANGOLDTM CAPACITORS EPOXY RESIN COATED, TANTALUM
TRD10-105 制造商:RCD 制造商全稱:RCD COMPONENTS INC. 功能描述:RADIAL LEAD TANGOLDTM CAPACITORS EPOXY RESIN COATED, TANTALUM
TRD10-106 制造商:RCD 制造商全稱:RCD COMPONENTS INC. 功能描述:RADIAL LEAD TANGOLDTM CAPACITORS EPOXY RESIN COATED, TANTALUM