參數(shù)資料
型號: ST24LC21B1TR
廠商: 意法半導體
英文描述: Controller IC; Package/Case:14-DIP; Leaded Process Compatible:Yes; Peak Reflow Compatible (260 C):No; Mounting Type:Through Hole
中文描述: 1kB的x8串行EEPROM的雙模式為韋莎插頭
文件頁數(shù): 5/18頁
文件大?。?/td> 149K
代理商: ST24LC21B1TR
AI01665
VCC
CBUS
SDA
RL
MASTER
RL
SCL
CBUS
100
0
4
8
12
16
20
CBUS (pF)
M
)
10
1000
fc = 400kHz
fc = 100kHz
Figure 5. Maximum R
L
Value versus Bus Capacitance (C
BUS
) for an I
2
C Bus
SIGNAL DESCRIPTIONS
I
2
C Serial Clock (SCL).
The SCL input pin is used
to synchronize all data in and out of the memory. A
resistor can be connected from the SCL line to V
CC
to act as a pull up (see Figure 5).
Transmit Only Clock (VCLK).
The VCLK input pin
is used to synchronize data out when the
ST24LC21 is in Transmit Only mode. The VCLK
input offers also a Write Enable (active high) func-
tion when the ST24LC21 is in I
2
C bidirectional
mode.
Serial Data (SDA).
The SDA pin is bi-directional
and is used to transfer data in or out of the memory.
It is an open drain output that may be wire-OR’ed
with other open drain or open collector signals on
the bus. A resistor must be connected from the SDA
bus line to V
CC
to act as pull up (see Figure 5).
DEVICE OPERATION
I
2
C Bus Background
The ST24LC21 supports the I
2
C protocol. This
protocol defines any device that sends data onto
the bus as a transmitter and any device that reads
the data as a receiver. The device that controls the
data transfer is known as the master and the other
as the slave. The master will always initiate a data
transfer and will provide the serial clock for syn-
chronisation. The ST24LC21 are always slave de-
vices in all communications.
Start Condition.
START is identified by a high to
low transition of the SDA line while the clock SCL
is stable in the high state. A START condition must
precede any command for data transfer. Except
during a programming cycle, the ST24LC21 con-
tinuously monitor the SDA and SCL signals for a
START condition and will not respond unless one
is given.
Stop Condition.
STOP is identified by a low to high
transition of the SDA line while the clock SCL is
stable in the high state. A STOP condition termi-
nates communication between the ST24LC21 and
the bus master. A STOP condition at the end of a
Read command forces the standby state. A STOP
condition at the end of a Write command triggers
the internal EEPROM write cycle.
Acknowledge Bit (ACK).
An acknowledge signal
is used to indicate a successfull data transfer. The
bus transmitter, either master or slave, will release
the SDA bus after sending 8 bits of data. During the
9th clock pulse period the receiver pulls the SDA
bus low to acknowledge the receipt of the 8 bits of
data.
5/18
ST24LC21
相關PDF資料
PDF描述
ST24LC21M1TR Pulse Width Modulation (PWM) Controller IC; Topology:Push Pull; Control Mode:Current; Number of PWM Outputs:1; Input Voltage Primary Min:10V; Input Voltage Primary Max:120V; Duty Cycle Max:50%; Oscillator Frequency Max, Fosc:1MHz
ST2600C MOSFET, N, SO-8; Transistor type:MOSFET; Current, Id cont:13.4A; Resistance, Rds on:0.009R; Voltage, Vgs Rds on measurement:4.5V; Case style:SO-8 PowerPak; Charge, gate n-channel:50nC; Current, Idm pulse:50A; Depth, external:5.26mm; RoHS Compliant: Yes
ST280S04P1V PHASE CONTROL THYRISTORS Stud Version
ST280S06P1V PHASE CONTROL THYRISTORS Stud Version
ST280S PHASE CONTROL THYRISTORS Stud Version
相關代理商/技術參數(shù)
參數(shù)描述
ST24LC21BB1 制造商:未知廠家 制造商全稱:未知廠家 功能描述:I2C Serial EEPROM
ST24LC21BB1TR 制造商:STMICROELECTRONICS 制造商全稱:STMicroelectronics 功能描述:1 Kbit x8 Dual Mode Serial EEPROM for VESA PLUG & PLAY
ST24LC21BB6 功能描述:電可擦除可編程只讀存儲器 Dual Mode 1K (128x8) RoHS:否 制造商:Atmel 存儲容量:2 Kbit 組織:256 B x 8 數(shù)據(jù)保留:100 yr 最大時鐘頻率:1000 KHz 最大工作電流:6 uA 工作電源電壓:1.7 V to 5.5 V 最大工作溫度:+ 85 C 安裝風格:SMD/SMT 封裝 / 箱體:SOIC-8
ST24LC21BB6TR 制造商:STMICROELECTRONICS 制造商全稱:STMicroelectronics 功能描述:1 Kbit x8 Dual Mode Serial EEPROM for VESA PLUG & PLAY
ST24LC21BM1 制造商:未知廠家 制造商全稱:未知廠家 功能描述:I2C Serial EEPROM