參數(shù)資料
型號(hào): SPT5510
廠商: Fairchild Semiconductor Corporation
英文描述: 16-BIT, 200 MWPS ECL D/A CONVERTER
中文描述: 16位,200 MWPS ECL D / A轉(zhuǎn)換
文件頁數(shù): 7/8頁
文件大?。?/td> 61K
代理商: SPT5510
7
9/27/00
SPT5510
LONG-TERM STABILITY
VERSUS TEMPERATURE
As with all high-speed, high-resolution digital-to-analog con-
verters, the initial accuracy of the device will degrade with
both time and temperature. The graph shown in figure 7 can
be used to determine the expected change in linearity per-
formance over time when the device is operated at various
ambient temperatures. This graph shows how long it will
take for the SPT5510 linearity to change by 8 ppm (or 1/2
LSB) at any operating temperature. The top curve shown
represents integral nonlinearity (ILE) changes; the bottom
curve shows differential nonlinearity (DLE) changes.
Figure 7 – Linearity Performance over Time
Temperature (
°
C)
Expected time required to produce an 8 ppm (1/2 LSB) linearity
(ILE or DLE) shift as a function of temperature.
0
20
40
60
80
100
120
1
2
1
3
1
4
1
5
1
6
1
7
1 month
1 year
100 years
1000 years
ILE
DLE
around 300 MHz, the amplifier’s phase crossover point. The
unity-gain bandwidth is roughly 700 MHz. Larger value
capacitors exhibit lower self-resonance frequency and thus
may not adequately compensate the reference amplifier.
Large capacitors may also introduce low frequency tails
which increase settling time. The DAC itself exhibits very
broadband switching spikes (charge kickback) at the R
SET
node, which can contribute to amplifier instability if not sup-
pressed. Note that the AMP
INB
input must not be directly
bypassed, as this will short all feedback to ground, leading
to severe oscillation.
Compensation must be optimized for each application. As
with any high-speed, high-resolution design, attention must
be paid to grounding, decoupling, and parasitic elements
that may cause instability. It may be wise to use a guard
ring, and/or clear the board ground, around the reference
amplifier’s inputs. All traces must be short, and capacitors
with high self-resonance must be used.
Compensation is perhaps the most challenging aspect of
setting up the SPT5510. By slowly switching a full-scale
data input (generating a low-frequency square wave), with
appropriate clock timing, the DAC’s output can be observed
using a suitable oscilloscope and spectrum analyzer to
observe and suppress any oscillations caused by board and
decoupling parasitics. Consult Fairchild Applications for fur-
ther assistance if required.
PACKAGE OUTLINE
44-Lead MQFP
Index
A
B
C D
Pin 1
E
F
G
H
I
J
K
INCHES
MILLIMETERS
MIN
12.95
SYMBOL
A
MIN
0.5098
MAX
0.5295
MAX
13.45
B
0.3917
0.3957
9.95
10.05
C
0.3917
0.3957
9.95
10.05
D
0.5098
0.5295
12.95
13.45
E
0.0311
0.0319
0.79
0.81
F
0.0118
0.0177
0.30
0.45
G
0.0768
0.0827
1.95
2.10
H
0.0039
0.0098
0.10
0.25
I
0.0287
0.0406
0.73
1.03
J
0.0630 REF
1.60 REF
K
0
°
7
°
0
°
7
°
相關(guān)PDF資料
PDF描述
SPT5510SIM 16-BIT, 200 MWPS ECL D/A CONVERTER
SPT7610 6-BIT, 1 GSPS FLASH A/D CONVERTER
SPT7610SIQ 6-BIT, 1 GSPS FLASH A/D CONVERTER
SPT7710 8-BIT, 150 MSPS, FLASH A/D CONVERTER
SPT7710AIG 8-BIT, 150 MSPS, FLASH A/D CONVERTER
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
SPT5510SIM 制造商:FAIRCHILD 制造商全稱:Fairchild Semiconductor 功能描述:16-BIT, 200 MWPS ECL D/A CONVERTER
SPT574 制造商:CADEKA 制造商全稱:CADEKA 功能描述:FAST, COMPLETE 12-BIT mP COMPATIBLE A/D CONVERTER WITH SAMPLE/HOLD
SPT574BCJ 制造商:未知廠家 制造商全稱:未知廠家 功能描述:FAST, COMPLETE 12-BIT uP COMPATIBLE A/D CONVERTER WITH SAMPLE/HOLD
SPT574BCN 制造商:未知廠家 制造商全稱:未知廠家 功能描述:FAST, COMPLETE 12-BIT uP COMPATIBLE A/D CONVERTER WITH SAMPLE/HOLD
SPT574BCS 制造商:CADEKA 制造商全稱:CADEKA 功能描述:FAST, COMPLETE 12-BIT mP COMPATIBLE A/D CONVERTER WITH SAMPLE/HOLD