參數(shù)資料
型號(hào): SL15300ZIT
廠商: Silicon Laboratories Inc
文件頁數(shù): 5/16頁
文件大小: 0K
描述: IC CLOCK SSCG 1PLL 2CH 8TSSOP
標(biāo)準(zhǔn)包裝: 2,500
系列: *
Rev 2.0, October 11, 2010
Page 13 of 16
SL15300
External Components & Design Considerations
Typical Application Schematic
SL15300
XIN(3)
VDD(1)
XOUT(2)
SSCLK1(7)
SSCLK3(4)
66 MHz, +/-1.5% Spread
27MHz
0.1
μF
VSS(5)
SSCLK2(8)
27 MHz, No Spread
VDD
REFCLK(6)
66 MHz, +/-1.5% Spread
33 MHz, +/-1.5% Spread
Comments and Recommendations
Decoupling Capacitor:
A decoupling capacitor of 0.1μF must be used between VDD and VSS on the pins 1 and 5.
Place the capacitor on the component side of the PCB as close to the VDD pin as possible. The PCB trace to the
VDD pin and to the GND via should be kept as short as possible Do not use vias between the decoupling capacitor
and the VDD pin.
Series Termination Resistor: A series termination resistor is recommended if the distance between the outputs
(SSCLK or REFCLK pins) and the load is over 1 inch. The nominal impedance of the SSCLK outpu
t is about 30 Ω.
Use 20 Ω resistor in series with the output to terminate 50Ω trace impedance and place 20 Ω resistor as close to the
SSCLK output as possible.
Crystal and Crystal Load: Use only parallel resonant fundamental crystals. DO NOT USE higher overtone crystals.
To meet the crystal initial accuracy specification (in ppm); the internal on-chip programmable capacitors PCin and
PCout must be programmed to match the crystal load requirement. These values are given by the formula below:
PCin(pF) =PCout(pF)= [(CL(pF) – Cp(pF)/2)] x 2
Where CL is crystal load capacitor as given by the crystal datasheet and Cp(pF) is the compensation factor for the
total parasitic capacitance at XIN or XOUT pin including PCB related parasitic capacitance.
As an example; if a crystal with CL=18pF is used and Cp=4pF, by using the above formula, PCin=PCout=[(18-(4/2)] x
2 = 32pF. Programming PCin and PCout to 32pF assures that this crystal sees an equivalent load of 18pF and no
other external crystal load capacitor is needed. Deviating from the crystal load specification could cause an increase
in frequency accuracy in ppm. Refer to the Table 5 for the recommended crystal specifications.
相關(guān)PDF資料
PDF描述
DS1869-50 IC RHEOSTAT DALLAST 3V 50K 16DIP
DS1844S-050 IC POT DIG QUAD 50K 20-SOIC
DS18030-100 IC POT DUAL ADDRESS 100K 16-DIP
SL15100ZIT IC CLOCK SSCG 1PLL 2CH 8TSSOP
MK2308G-1HLFTR IC PLL ZD BUFFER HS 16-TSSOP
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
SL15300ZI-XXX 制造商:SPECTRALINEAR 制造商全稱:SPECTRALINEAR 功能描述:Programmable Spread Spectrum Clock Generator (SSCG)
SL15300ZI-XXXT 制造商:SPECTRALINEAR 制造商全稱:SPECTRALINEAR 功能描述:Programmable Spread Spectrum Clock Generator (SSCG)
SL15303EZC 功能描述:時(shí)鐘發(fā)生器及支持產(chǎn)品 1PLL EEPROM Programmable RoHS:否 制造商:Silicon Labs 類型:Clock Generators 最大輸入頻率:14.318 MHz 最大輸出頻率:166 MHz 輸出端數(shù)量:16 占空比 - 最大:55 % 工作電源電壓:3.3 V 工作電源電流:1 mA 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:QFN-56
SL15303EZCT 功能描述:時(shí)鐘發(fā)生器及支持產(chǎn)品 1PLL EEPROM Programmable RoHS:否 制造商:Silicon Labs 類型:Clock Generators 最大輸入頻率:14.318 MHz 最大輸出頻率:166 MHz 輸出端數(shù)量:16 占空比 - 最大:55 % 工作電源電壓:3.3 V 工作電源電流:1 mA 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:QFN-56
SL15303EZI 功能描述:時(shí)鐘發(fā)生器及支持產(chǎn)品 1PLL EEPROM Programmable RoHS:否 制造商:Silicon Labs 類型:Clock Generators 最大輸入頻率:14.318 MHz 最大輸出頻率:166 MHz 輸出端數(shù)量:16 占空比 - 最大:55 % 工作電源電壓:3.3 V 工作電源電流:1 mA 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:QFN-56