參數(shù)資料
型號(hào): SA8027DH
廠商: NXP SEMICONDUCTORS
元件分類: XO, clock
英文描述: 2.5 GHz low voltage, low power RF fractional-N/IF integer frequency synthesizer
中文描述: PLL FREQUENCY SYNTHESIZER, 2500 MHz, PDSO20
封裝: PLASTIC, TSSOP-20
文件頁(yè)數(shù): 8/22頁(yè)
文件大?。?/td> 231K
代理商: SA8027DH
Philips Semiconductors
Product data
SA8027
2.5 GHz low voltage, low power
RF fractional-N/IF integer frequency synthesizer
2001 Aug 21
8
1.0
FUNCTIONAL DESCRIPTION
1.1
The RFin inputs drive a pre-amplifier to provide the clock to the first
divider stage. For single ended operation, the signal should be fed to
one of the inputs while the other one is AC grounded. The
pre-amplifier has a high input impedance, dominated by pin and pad
capacitance. The circuit operates with signal levels from –18 dBm to
0 dBm, and at frequencies as high as 2.5 GHz. The divider consists
of a fully programmable bipolar prescaler followed by a CMOS
counter. Total divide ratios range from 512 to 65535.
Main Fractional-N divider
The fractional modulus is selected by programming FMOD in the
A word. There are 2 modulus to select from: when FMOD = 0,
modulo 8 is selected; when FMOD = 1, modulo 5 is selected.
At the completion of a main divider cycle, a main divider output
pulse is generated which will drive the main phase comparator. Also,
the fractional accumulator is incremented by the value of NF. The
accumulator works with modulo set by FMOD. When the
accumulator overflows, the overall division ratio N will be increased
by 1, to N + 1. The average division ratio over modulo main divider
cycles (either 5 or 8) will be
Nfrac
N
NF
f
MOD
The output of the main divider will be modulated with a fractional
phase ripple. The phase ripple is proportional to the contents of the
fractional accumulator and is nulled by the fractional compensation
charge pump. Thus, f
VCO
= f
comp
* N
NF
f
MOD
.
The reloading of a new main divider ratio is synchronized to the
state of the main divider to avoid introducing a phase disturbance.
1.2
The AUXin input drives a pre-amplifier to provide the clock to the
first divider stage. The pre-amplifier has a high input impedance,
dominated by pin and pad capacitance. The circuit operates with
signal levels from –15 dBm to 0 dBm (112 to 632 mVpp), and at
frequencies as high as 550 MHz. The divider consists of a fully
programmable bipolar prescaler followed by a CMOS counter. Total
divide ratios range from 128 to 16383.
Auxiliary divider
1.3
The reference divider consists of a divider with programmable
values between 4 and 1023 followed by a three bit binary counter.
The 3 bit SM (SA) register (see Figure 6) determines which one of
the 5 output pulses are selected as the main (auxiliary) phase
detector input, thus allowing the main PFD and auxiliary PFD to
operate at different frequencies.
Reference divider
1.4
The reference and main (aux) divider outputs are connected to a
phase/frequency detector that controls the charge pump. The pump
current is set by an external resistor in conjunction with control bits
CP0 and CP1 in the C-word (see Table 1). The dead zone (caused
by finite time taken to switch the current sources on or off) is
cancelled by forcing the pumps ON for a minimum time (
τ
) at every
cycle (backlash time) providing improved linearity.
Phase detector (see Figure 7)
SR01415
DIVIDE BY R
/2
/2
/2
/2
REFERENCE
INPUT
SM=”000”
SM=”001”
SM=”010”
SM=”011”
SM=”100”
SA=”100”
SA=”011”
SA=”010”
SA=”001”
SA=”000”
TO
MAIN
PHASE
DETECTOR
TO
AUXILIARY
PHASE
DETECTOR
Figure 6.
Reference Divider
相關(guān)PDF資料
PDF描述
SA8027W 2.5 GHz low voltage, low power RF fractional-N/IF integer frequency synthesizer
SA8028 2.5 GHz sigma delta fractional-N / 760 MHz IF integer frequency synthesizers
SA8028W ECONOLINE: RB & RA - Dual Output from a Single Input Rail- Power Sharing on Output- Industry Standard Pinout- 1kVDC & 2kVDC Isolation- Custom Solutions Available- UL94V-0 Package Material- Efficiency to 85%
SA90-0001 Vector Modulator, 1.94 to 2.24 GHz
SA90-0001-DC000 Dual Linear Driver for Vector Modulators
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
SA8027DH,512 功能描述:射頻無(wú)線雜項(xiàng) DUAL FRACTIONAL N RoHS:否 制造商:Texas Instruments 工作頻率:112 kHz to 205 kHz 電源電壓-最大:3.6 V 電源電壓-最小:3 V 電源電流:8 mA 最大功率耗散: 工作溫度范圍:- 40 C to + 110 C 封裝 / 箱體:VQFN-48 封裝:Reel
SA8027DH,518 功能描述:鎖相環(huán) - PLL DUAL FRACTIONAL N RoHS:否 制造商:Silicon Labs 類型:PLL Clock Multiplier 電路數(shù)量:1 最大輸入頻率:710 MHz 最小輸入頻率:0.002 MHz 輸出頻率范圍:0.002 MHz to 808 MHz 電源電壓-最大:3.63 V 電源電壓-最小:1.71 V 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 封裝 / 箱體:QFN-36 封裝:Tray
SA8027DH-T 功能描述:鎖相環(huán) - PLL DUAL FRACTIONAL N SYNTHESIZER RoHS:否 制造商:Silicon Labs 類型:PLL Clock Multiplier 電路數(shù)量:1 最大輸入頻率:710 MHz 最小輸入頻率:0.002 MHz 輸出頻率范圍:0.002 MHz to 808 MHz 電源電壓-最大:3.63 V 電源電壓-最小:1.71 V 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 封裝 / 箱體:QFN-36 封裝:Tray
SA8027W 制造商:PHILIPS 制造商全稱:NXP Semiconductors 功能描述:2.5 GHz low voltage, low power RF fractional-N/IF integer frequency synthesizer
SA8028 制造商:PHILIPS 制造商全稱:NXP Semiconductors 功能描述:2.5 GHz sigma delta fractional-N / 760 MHz IF integer frequency synthesizers