參數(shù)資料
型號: S3076
廠商: Applied Micro Circuits Corp.
英文描述: Multi-Rate SONET/SDH Clock Recovery Unit(多速率SONET/SDH時鐘恢復(fù)單元)
中文描述: 多速率SONET / SDH時鐘恢復(fù)單元(多速率SONET / SDH的時鐘恢復(fù)單元)
文件頁數(shù): 3/18頁
文件大?。?/td> 157K
代理商: S3076
3
S3076
MULTI-RATE SONET/SDH CLOCK RECOVERY UNIT
October 23, 2000 / Revision A
S3076 FUNCTIONAL DESCRIPTION
The S3076 clock recovery device performs the clock
recovery function for SONET OC-48, Fibre Channel
(2125 Mbps), OC-24, Gigabit Ethernet, Fibre
Channel (1062.5 Mbps), OC-12 or OC-3 serial data
links with FEC capabilty up to 8 bytes per 255-byte
block. The chip extracts the clock from the serial data
inputs and provides retimed clock and data outputs.
A 155.52/19.44 MHz (156.25/19.53 MHz for Gigabit
Ethernet and 132.81/16.60 MHz for Fibre Channel)
reference clock is required for phase locked loop
start up and proper operation under loss of signal
conditions. An integral prescaler and phase locked
loop circuit is used to multiply this reference to the
nominal bit rate. The input data rate is selected by
the RATESEL inputs. (See Table 1.)
Clock Recovery
Clock recovery, as shown in the block diagram in
Figure 2, generates a clock that is at the same fre-
quency as the incoming data bit rate at the serial
data input. The clock is phase aligned by a PLL so
that it samples the data in the center of the data eye
pattern.
The phase relationship between the edge transi-
tions of the data and those of the generated clock
are compared by a phase/frequency discriminator.
Output pulses from the discriminator indicate the
required direction of phase corrections. These
pulses are smoothed by an integral loop filter. The
output of the loop filter controls the frequency of
the Voltage Controlled Oscillator (VCO), which
generates the recovered clock.
0
L
E
S
E
T
A
R
1
L
E
S
E
T
A
R
e
d
o
M
g
n
r
e
p
O
K
c
L
n
C
e
u
F
E
q
e
R
r
y
F
0
0
1
1
1
1
1
0
1
0
1
0
0
1
3
C
1
C
2
C
4
C
E
1
n
2
n
n
O
O
O
O
t
a
n
a
a
h
2
4
8
t
n
5
6
0
2
1
h
g
h
C
G
C
)
p
)
p
b
M
b
M
e
e
5
4
4
4
4
3
0
0
4
4
4
4
5
6
6
1
1
1
1
1
1
1
5
5
5
5
5
5
5
5
2
5
8
3
8
3
1
1
1
1
1
1
1
Table 1. Data Rate Select
Table 2. Reference Frequency Select
e
R
Frequency stability without incoming data is guaran-
teed by an alternate reference input (REFCLK) that
the PLL locks onto when data is lost. If the frequency
of the incoming signal varies by a value greater than
that stated in Table 7 with respect to REFCLKP/N,
the PLL will be declared out of lock, and the PLL will
lock to the reference clock. The assertion of SDN will
also cause an out of lock condition.
The loop filter transfer function is optimized to enable
the PLL to track the jitter, yet tolerate the minimum
transition density expected in a received SONET
data signal.
The total loop dynamics of the clock recovery PLL
yield a jitter tolerance which exceeds the minimum
tolerance proposed for SONET equipment by the
Bellcore TA-NWT-000253 standard, shown in Figure 3.
Lock Detect
The S3076 contains a lock detect circuit which monitors
the integrity of the serial data inputs. If the received
serial data fails the frequency test, the PLL will be
forced to lock to the local reference clock. This will
maintain the correct frequency of the recovered clock
output under loss of signal or loss of lock conditions. If
the recovered clock frequency deviates from the local
reference clock frequency by more than that stated in
Table 7, the PLL will be declared out of lock. The lock
detect circuit will poll the input data stream in an attempt
to reacquire lock to data. If the recovered clock fre-
quency is determined to be within that stated in
Table 7, the PLL will be declared in lock and the lock
detect output will go active. The assertion of SDN will
also cause an out of lock condition.
L
E
S
F
E
R
k
c
o
B
e
B
5
5
2
r
e
p
s
e
b
X
f
o
y
a
s
e
R
p
a
C
C
E
F
4
h
2
t
w
s
C
e
R
r
o
a
D
r
o
f
y
c
n
e
u
q
e
r
F
e
c
n
e
r
)
O
8
1
O
F
(
0
=
X
3
=
X
4
=
X
5
=
X
6
=
X
7
=
X
8
=
X
0
z
H
M
4
4
1
z
H
M
9
9
1
z
H
M
5
1
2
z
H
M
1
3
2
z
H
M
8
4
2
z
H
M
5
6
2
z
H
M
3
8
2
1
z
H
M
2
5
5
1
z
H
M
1
9
5
1
z
H
M
1
2
6
1
z
H
M
3
5
6
1
z
H
M
7
8
6
1
z
H
M
6
2
6
1
z
H
M
3
6
6
1
相關(guān)PDF資料
PDF描述
S3083 SONET/SDH/ATM OC-48 16:1 Transmitter(帶片上高頻鎖相環(huán)的SONET/SDH 16選1傳送器)
S3528WH-EA 3528 Size Flash White Color SMD Type LED
S3A_1 3.0 AMPS. Surface Mount Rectifiers
S3A 3.0 AMPS. Surface Mount Rectifiers
S3B 3.0 AMPS. Surface Mount Rectifiers
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
S30760 制造商:Microsemi Corporation 功能描述:600V 85A 2PIN DO-203AB - Bulk
S3076DI 制造商:未知廠家 制造商全稱:未知廠家 功能描述:MULTI-RATE SONET/SDH CLOCK RECOVERY UNIT
S3076TEI 制造商:AppliedMicro 功能描述:OC-48 MULTI-RATE CDR (ROHS EQU 制造商:AppliedMicro 功能描述:OC-48 MULTI-RATE CDR - Trays
S3076TT 制造商:AppliedMicro 功能描述:Clock Recovery 48-Pin TQFP
S3078CB 制造商:AppliedMicro 功能描述:IC, LIMITING AMPLIFIER AND CLOCK RECOVERY UNIT, BGA