參數(shù)資料
型號(hào): RM5261A-350-H
廠商: PMC-SIERRA INC
元件分類(lèi): 微控制器/微處理器
英文描述: CONNECTOR ACCESSORY
中文描述: 64-BIT, 350 MHz, MICROPROCESSOR, PQFP208
封裝: HEAT SPREADER, MQFP-208
文件頁(yè)數(shù): 24/42頁(yè)
文件大?。?/td> 683K
代理商: RM5261A-350-H
Proprietary and Confidential to PMC-Sierra, Inc and for its Customer’s Internal Use
Document ID: PMC-2002240, Issue 2
24
RM5261A Microprocessor with 64-Bit System Bus Data Sheet
Preliminary
Figure 8 Processor Block Write
3.26 Enhanced Write Modes
The RM5261A implements two enhancements to the original R4000 write mechanism: Write
Reissue and Pipeline Writes. The original R4000 allowed a write address cycle on the
SysAD
bus
only once every four SysClock cycles. Hence for a non-block write, this meant that two out of
every four cycles were wait states.
Pipelined write mode eliminates these two wait states by allowing the processor to drive a new
write address onto the bus immediately after the previous write data cycle. This allows for higher
SysAD
bus utilization. However, at high bus frequencies the processor may drive a subsequent
write onto the bus prior to the time the external agent deasserts
WrRdy*
, indicating that it can not
accept another write cycle. This can cause the write cycle to be missed.
Write reissue mode is an enhancement to pipelined write mode and allows the processor to reissue
missed write cycles. If
WrRdy*
is deasserted during the issue phase of a write operation, the cycle
is aborted by the processor and reissued at a later time.
In write reissue mode, a write rate of one write every two bus cycles can be achieved. Pipelined
writes have the same two bus cycle write repeat rate, but can issue one additional write following
the deassertion of
WrRdy*
.
3.27 External Requests
The External Request pin,
ExtRqst*
, is asserted by the external agent when it requires mastership
of the system interface, either to perform an independent transfer or to write to the interrupt
register within the RM5261A. An independent transfer is a data transfer between two external
agents or between an external agent and memory or peripheral on the system interface. Following
the asserting of the
ExtRqst*
, the RM5261A tri-states its drivers allowing the external agent to
use the system interface buses to complete an independent transfer. The external agent is
responsible for returning mastership of the system interface to the RM5261A when it has
completed the independent transfer and does so by executing an External Null cycle.
SysClock
SysAD
SysCmd
ValidOut*
ValidIn*
RdRdy*
WrRdy*
Release*
Addr
Data0
Data1
Data2
Data3
Write
NData
NData
NData
NEOD
相關(guān)PDF資料
PDF描述
RM5261 RM5261⑩ Microprocessor with 64-Bit System Bus Data Sheet Released
RM5261-200-Q RM5261⑩ Microprocessor with 64-Bit System Bus Data Sheet Released
RM5261-200-QI RM5261⑩ Microprocessor with 64-Bit System Bus Data Sheet Released
RM5261-250-Q RM5261⑩ Microprocessor with 64-Bit System Bus Data Sheet Released
RM5261-266-Q RM5261⑩ Microprocessor with 64-Bit System Bus Data Sheet Released
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
RM5270-150S 制造商:未知廠家 制造商全稱(chēng):未知廠家 功能描述:64-Bit Microprocessor
RM5270-200S 制造商:未知廠家 制造商全稱(chēng):未知廠家 功能描述:64-Bit Microprocessor
RM5271-200S 制造商:未知廠家 制造商全稱(chēng):未知廠家 功能描述:64-Bit Microprocessor
RM5271-225S 制造商:未知廠家 制造商全稱(chēng):未知廠家 功能描述:64-Bit Microprocessor
RM5271-250S 制造商:未知廠家 制造商全稱(chēng):未知廠家 功能描述:64-Bit Microprocessor