<abbr id="dt4id"><table id="dt4id"><progress id="dt4id"></progress></table></abbr>

    <cite id="dt4id"></cite>
    參數(shù)資料
    型號: PSD413A2-70U
    英文描述: Field-Programmable Peripheral
    中文描述: 現(xiàn)場可編程外圍
    文件頁數(shù): 64/123頁
    文件大?。?/td> 657K
    代理商: PSD413A2-70U
    PSD4XX Famly
    61
    9.4 Memory Block
    The PSD4XX provides EPROM memory for code storage and SRAM memory for scratch
    pad usage. Chip selects for the memory blocks come from the DPLD decoding logic and
    are defined by the user in the PSDsoft Software. Figure 32 shows the organization of the
    Memory Block.
    The PSD4XX family uses Zero-power memory techniques that place memory into Standby
    Mode between MCU accesses. The memory becomes active briefly after an address
    transition, then delivers new data to the outputs, latches the outputs, and returns to standby.
    This is done automatically and the designer has to do nothing special to benefit from this
    feature. Both the EPROM and SRAM have this feature.
    9.4.1 EPROM
    The PSD4XX provides three EPROM densities: 256Kbit, 512Kbit, or 1Mbit. The EPROM
    is divided into four 8K, 16K or 32K byte blocks. Each block has its own chip select signals
    (ES0 – ES3). The EPROM can be configured as 32K x 8, 64K x 8 or 128K x 8 for
    microcontrollers with an 8-bit data bus. For 16-bit data buses, the EPROM is configured as
    16K x 16, 32K x 16 or 64K x 16.
    9.4.2 SRAM
    The SRAM has 16Kbits of memory, organized as 2K x 8 or 1K x 16. The SRAM is enabled
    by chip select signal RS0 from the DPLD. The SRAM has a battery back-up (STBY) mode.
    This back-up mode is invoked when the V
    CC
    voltage drops under the Vstdby voltage by
    approximately 0.7 V. The Vstdby voltage is connected only to the SRAM and cannot be
    lower than 2.7 volts.
    9.4.3 Memory Select Map
    The EPROM and SRAM chip select equations are defined in the ABEL file in terms of
    address and other DPLD inputs. The memory space for the EPROM chip select
    (ES0 – ES3) should not be larger than the EPROM block (8KB, 16KB, or 32KB) it is
    selecting.
    The following rules govern how the internal PSD4XX memory selects/space are defined:
    J
    The EPROM blocks address space cannot overlap
    J
    SRAM, internal I/O and Peripheral I/O space cannot overlap
    J
    SRAM, internal I/O and Peripheral I/O space can overlap EPROM space, with
    priority given to SRAM or I/O. The portion of EPROM which is overlapped
    cannot be accessed.
    The Peripheral I/O space refers to memory space occupied by peripherals when Port A is
    configured in the Peripheral I/O Mode.
    The PSD4XX
    Architecture
    (cont.)
    相關(guān)PDF資料
    PDF描述
    PSD413A2-90J 200V 100kRad Hi-Rel Single N-Channel TID Hardened MOSFET in a SMD-3 package; A IRHNB7260 with Standard Packaging
    PSD413A2-90U 400V 100kRad Hi-Rel Single N-Channel SEE Hardened MOSFET in a SMD-2 package; A IRHNA7360SE with Standard Packaging
    PSD413A1 Low Cost Field Programmable Microcontroller Peripherals
    PSD402A1 Low Cost Field Programmable Microcontroller Peripherals
    PSD411A2 Low Cost Field Programmable Microcontroller Peripherals
    相關(guān)代理商/技術(shù)參數(shù)
    參數(shù)描述
    PSD413A2-C-70L 制造商:WSI 功能描述:
    PSD4-16 制造商:Tamura Corporation of America 功能描述:
    PSD4-20 制造商:MICROTRAN 功能描述:POWER TRANSFORMER, 6 VA
    PSD4235G2-70U 功能描述:SPLD - 簡單可編程邏輯器件 5.0V 4M 70ns RoHS:否 制造商:Texas Instruments 邏輯系列:TICPAL22V10Z 大電池數(shù)量:10 最大工作頻率:66 MHz 延遲時間:25 ns 工作電源電壓:4.75 V to 5.25 V 電源電流:100 uA 最大工作溫度:+ 75 C 最小工作溫度:0 C 安裝風(fēng)格:Through Hole 封裝 / 箱體:DIP-24
    PSD4235G2-90U 功能描述:CPLD - 復(fù)雜可編程邏輯器件 5.0V 4M 90ns RoHS:否 制造商:Lattice 系列: 存儲類型:EEPROM 大電池數(shù)量:128 最大工作頻率:333 MHz 延遲時間:2.7 ns 可編程輸入/輸出端數(shù)量:64 工作電源電壓:3.3 V 最大工作溫度:+ 90 C 最小工作溫度:0 C 封裝 / 箱體:TQFP-100