參數(shù)資料
型號(hào): PIC18F458EPTSQTP
廠商: Microchip Technology Inc.
英文描述: High Performance, 28/40-Pin Enhanced FLASH Microcontrollers with CAN
中文描述: 高性能,28/40-Pin增強(qiáng)型閃存微控制器和CAN
文件頁(yè)數(shù): 378/384頁(yè)
文件大?。?/td> 3119K
代理商: PIC18F458EPTSQTP
第1頁(yè)第2頁(yè)第3頁(yè)第4頁(yè)第5頁(yè)第6頁(yè)第7頁(yè)第8頁(yè)第9頁(yè)第10頁(yè)第11頁(yè)第12頁(yè)第13頁(yè)第14頁(yè)第15頁(yè)第16頁(yè)第17頁(yè)第18頁(yè)第19頁(yè)第20頁(yè)第21頁(yè)第22頁(yè)第23頁(yè)第24頁(yè)第25頁(yè)第26頁(yè)第27頁(yè)第28頁(yè)第29頁(yè)第30頁(yè)第31頁(yè)第32頁(yè)第33頁(yè)第34頁(yè)第35頁(yè)第36頁(yè)第37頁(yè)第38頁(yè)第39頁(yè)第40頁(yè)第41頁(yè)第42頁(yè)第43頁(yè)第44頁(yè)第45頁(yè)第46頁(yè)第47頁(yè)第48頁(yè)第49頁(yè)第50頁(yè)第51頁(yè)第52頁(yè)第53頁(yè)第54頁(yè)第55頁(yè)第56頁(yè)第57頁(yè)第58頁(yè)第59頁(yè)第60頁(yè)第61頁(yè)第62頁(yè)第63頁(yè)第64頁(yè)第65頁(yè)第66頁(yè)第67頁(yè)第68頁(yè)第69頁(yè)第70頁(yè)第71頁(yè)第72頁(yè)第73頁(yè)第74頁(yè)第75頁(yè)第76頁(yè)第77頁(yè)第78頁(yè)第79頁(yè)第80頁(yè)第81頁(yè)第82頁(yè)第83頁(yè)第84頁(yè)第85頁(yè)第86頁(yè)第87頁(yè)第88頁(yè)第89頁(yè)第90頁(yè)第91頁(yè)第92頁(yè)第93頁(yè)第94頁(yè)第95頁(yè)第96頁(yè)第97頁(yè)第98頁(yè)第99頁(yè)第100頁(yè)第101頁(yè)第102頁(yè)第103頁(yè)第104頁(yè)第105頁(yè)第106頁(yè)第107頁(yè)第108頁(yè)第109頁(yè)第110頁(yè)第111頁(yè)第112頁(yè)第113頁(yè)第114頁(yè)第115頁(yè)第116頁(yè)第117頁(yè)第118頁(yè)第119頁(yè)第120頁(yè)第121頁(yè)第122頁(yè)第123頁(yè)第124頁(yè)第125頁(yè)第126頁(yè)第127頁(yè)第128頁(yè)第129頁(yè)第130頁(yè)第131頁(yè)第132頁(yè)第133頁(yè)第134頁(yè)第135頁(yè)第136頁(yè)第137頁(yè)第138頁(yè)第139頁(yè)第140頁(yè)第141頁(yè)第142頁(yè)第143頁(yè)第144頁(yè)第145頁(yè)第146頁(yè)第147頁(yè)第148頁(yè)第149頁(yè)第150頁(yè)第151頁(yè)第152頁(yè)第153頁(yè)第154頁(yè)第155頁(yè)第156頁(yè)第157頁(yè)第158頁(yè)第159頁(yè)第160頁(yè)第161頁(yè)第162頁(yè)第163頁(yè)第164頁(yè)第165頁(yè)第166頁(yè)第167頁(yè)第168頁(yè)第169頁(yè)第170頁(yè)第171頁(yè)第172頁(yè)第173頁(yè)第174頁(yè)第175頁(yè)第176頁(yè)第177頁(yè)第178頁(yè)第179頁(yè)第180頁(yè)第181頁(yè)第182頁(yè)第183頁(yè)第184頁(yè)第185頁(yè)第186頁(yè)第187頁(yè)第188頁(yè)第189頁(yè)第190頁(yè)第191頁(yè)第192頁(yè)第193頁(yè)第194頁(yè)第195頁(yè)第196頁(yè)第197頁(yè)第198頁(yè)第199頁(yè)第200頁(yè)第201頁(yè)第202頁(yè)第203頁(yè)第204頁(yè)第205頁(yè)第206頁(yè)第207頁(yè)第208頁(yè)第209頁(yè)第210頁(yè)第211頁(yè)第212頁(yè)第213頁(yè)第214頁(yè)第215頁(yè)第216頁(yè)第217頁(yè)第218頁(yè)第219頁(yè)第220頁(yè)第221頁(yè)第222頁(yè)第223頁(yè)第224頁(yè)第225頁(yè)第226頁(yè)第227頁(yè)第228頁(yè)第229頁(yè)第230頁(yè)第231頁(yè)第232頁(yè)第233頁(yè)第234頁(yè)第235頁(yè)第236頁(yè)第237頁(yè)第238頁(yè)第239頁(yè)第240頁(yè)第241頁(yè)第242頁(yè)第243頁(yè)第244頁(yè)第245頁(yè)第246頁(yè)第247頁(yè)第248頁(yè)第249頁(yè)第250頁(yè)第251頁(yè)第252頁(yè)第253頁(yè)第254頁(yè)第255頁(yè)第256頁(yè)第257頁(yè)第258頁(yè)第259頁(yè)第260頁(yè)第261頁(yè)第262頁(yè)第263頁(yè)第264頁(yè)第265頁(yè)第266頁(yè)第267頁(yè)第268頁(yè)第269頁(yè)第270頁(yè)第271頁(yè)第272頁(yè)第273頁(yè)第274頁(yè)第275頁(yè)第276頁(yè)第277頁(yè)第278頁(yè)第279頁(yè)第280頁(yè)第281頁(yè)第282頁(yè)第283頁(yè)第284頁(yè)第285頁(yè)第286頁(yè)第287頁(yè)第288頁(yè)第289頁(yè)第290頁(yè)第291頁(yè)第292頁(yè)第293頁(yè)第294頁(yè)第295頁(yè)第296頁(yè)第297頁(yè)第298頁(yè)第299頁(yè)第300頁(yè)第301頁(yè)第302頁(yè)第303頁(yè)第304頁(yè)第305頁(yè)第306頁(yè)第307頁(yè)第308頁(yè)第309頁(yè)第310頁(yè)第311頁(yè)第312頁(yè)第313頁(yè)第314頁(yè)第315頁(yè)第316頁(yè)第317頁(yè)第318頁(yè)第319頁(yè)第320頁(yè)第321頁(yè)第322頁(yè)第323頁(yè)第324頁(yè)第325頁(yè)第326頁(yè)第327頁(yè)第328頁(yè)第329頁(yè)第330頁(yè)第331頁(yè)第332頁(yè)第333頁(yè)第334頁(yè)第335頁(yè)第336頁(yè)第337頁(yè)第338頁(yè)第339頁(yè)第340頁(yè)第341頁(yè)第342頁(yè)第343頁(yè)第344頁(yè)第345頁(yè)第346頁(yè)第347頁(yè)第348頁(yè)第349頁(yè)第350頁(yè)第351頁(yè)第352頁(yè)第353頁(yè)第354頁(yè)第355頁(yè)第356頁(yè)第357頁(yè)第358頁(yè)第359頁(yè)第360頁(yè)第361頁(yè)第362頁(yè)第363頁(yè)第364頁(yè)第365頁(yè)第366頁(yè)第367頁(yè)第368頁(yè)第369頁(yè)第370頁(yè)第371頁(yè)第372頁(yè)第373頁(yè)第374頁(yè)第375頁(yè)第376頁(yè)第377頁(yè)當(dāng)前第378頁(yè)第379頁(yè)第380頁(yè)第381頁(yè)第382頁(yè)第383頁(yè)第384頁(yè)
PIC18FXX8
DS41159B-page 376
Preliminary
2002 Microchip Technology Inc.
TXBnDLC (Transmit Buffer n Data
Length Code)
...................................................207
TXBnDm (Transmit Buffer n
Data Field Byte m)
...........................................206
TXBnEIDH (Transmit Buffer n
Extended Identifier, High Byte)
........................205
TXBnEIDL (Transmit Buffer n
Extended Identifier, Low Byte)
.........................206
TXBnSIDH (Transmit Buffer n
Standard Identifier, High Byte)
.........................205
TXBnSIDL (Transmit Buffer n
Standard Identifier, Low Byte)
..........................205
TXERRCNT (Transmit Error Count)
.........................207
TXSTA (USART Transmit Status)
............................181
WDTCON (Watchdog Timer Control)
.......................268
RESET
............................................................... 25
,
261
,
307
MCLR Reset During Normal Operation
......................25
MCLR Reset During SLEEP
......................................25
Power-on Reset (POR)
..............................................25
Programmable Brown-out Reset (PBOR)
..................25
RESET Instruction
......................................................25
Stack Full Reset
.........................................................25
Stack Underflow Reset
...............................................25
Watchdog Timer (WDT) Reset
...................................25
RETFIE
............................................................................308
RETLW
.............................................................................308
RETURN
..........................................................................309
Revision History
...............................................................365
RLCF
................................................................................309
RLNCF
.............................................................................310
RRCF
...............................................................................310
RRNCF
.............................................................................311
S
Sales and Support
............................................................381
SCI.
See
USART
SCK pin
............................................................................141
SDI pin
.............................................................................141
SDO pin
............................................................................141
Serial Clock (SCK) pin
.....................................................141
Serial Communication Interface.
See
USART
Serial Peripheral Interface.
See
SPI
SETF
................................................................................311
Slave Select (SS) Pin
.......................................................141
Slave Select Synchronization
...........................................147
Slave Select, SS pin
.........................................................141
SLEEP
.............................................................. 261
,
270
,
312
Software Simulator (MPLAB SIM)
....................................320
Special Event Trigger.
See
Compare
Special Features of the CPU
............................................261
Configuration bits
.....................................................261
Configuration bits and Device IDs
............................261
Configuration Registers
.................................... 262
267
Special Function Register Map
..........................................47
Special Function Registers
................................................44
SPI Mode
Associated Registers
...............................................149
Bus Mode Compatibility
...........................................149
Effects of a RESET
..................................................149
Master Mode
............................................................146
Master/Slave Connection
.........................................145
Serial Clock
..............................................................141
Serial Data In (SDI) pin
............................................141
Serial Data Out (SDO) pin
........................................141
Slave Mode
..............................................................147
Slave Select
.............................................................141
Slave Select Synchronization
.................................. 147
SLEEP Operation
.................................................... 149
SPI Clock
................................................................. 146
SSPBUF Register
.................................................... 146
SSPSR Register
...................................................... 146
SSPOV bit
........................................................................ 171
SSPSTAT Register
R/W bit
..............................................................154
,
155
SUBFWB
......................................................................... 312
SUBLW
............................................................................ 313
SUBWF
............................................................................ 313
SUBWFB
......................................................................... 314
SWAPF
............................................................................ 314
T
Table Pointer Operations (table)
........................................ 68
TBLRD
............................................................................. 315
TBLWT
............................................................................. 316
Timer0
.............................................................................. 107
16-bit Mode Timer Reads and Writes
...................... 109
Clock Source Edge Select (T0SE bit)
...................... 109
Clock Source Select (T0CS bit)
............................... 109
Operation
................................................................. 109
Overflow Interrupt
.................................................... 109
Prescaler
.................................................................. 109
Prescaler.
See
Prescaler, Timer0
Switching Prescaler Assignment
............................. 109
Timer1
.............................................................................. 111
Associated Registers
............................................... 113
Operation
................................................................. 112
Oscillator
...........................................................111
,
113
Overflow Interrupt
.............................................111
,
113
Special Event Trigger (CCP)
............................113
,
124
Special Event Trigger (ECCP)
................................. 131
TMR1H Register
...................................................... 111
TMR1L Register
....................................................... 111
TMR3L Register
....................................................... 117
Timer2
.............................................................................. 115
Associated Registers
............................................... 116
Operation
................................................................. 115
Postscaler.
See
Postscaler, Timer2
PR2 Register
....................................................115
,
126
Prescaler.
See
Prescaler, Timer2
SSP Clock Shift
................................................115
,
116
TMR2 Register
......................................................... 115
TMR2 to PR2 Match Interrupt
...................115
,
116
,
126
Timer3
.............................................................................. 117
Associated Registers
............................................... 119
Operation
................................................................. 118
Oscillator
.................................................................. 119
Overflow Interrupt
.............................................117
,
119
Special Event Trigger (CCP)
................................... 119
TMR3H Register
...................................................... 117
Timing Conditions
............................................................ 336
Load Conditions for Device Specifications
.............. 336
Temperature and Voltage
Specifications - AC
.......................................... 336
Timing Diagrams
A/D Conversion
........................................................ 353
Acknowledge Sequence
.......................................... 174
Baud Rate Generator with Clock Arbitration
............ 168
BRG Reset Due to SDA Arbitration During
START Condition
............................................. 178
Brown-out Reset (BOR) and Low
Voltage Detect
................................................. 339
相關(guān)PDF資料
PDF描述
PIC18F458ESOQTP High Performance, 28/40-Pin Enhanced FLASH Microcontrollers with CAN
PIC18F458ESOSQTP High Performance, 28/40-Pin Enhanced FLASH Microcontrollers with CAN
PIC18F458ESPQTP High Performance, 28/40-Pin Enhanced FLASH Microcontrollers with CAN
PIC18F458ESPSQTP High Performance, 28/40-Pin Enhanced FLASH Microcontrollers with CAN
PIC18F458ILQTP High Performance, 28/40-Pin Enhanced FLASH Microcontrollers with CAN
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
PIC18F458-I/L 功能描述:8位微控制器 -MCU 32KB 1536 RAM 34 I/O RoHS:否 制造商:Silicon Labs 核心:8051 處理器系列:C8051F39x 數(shù)據(jù)總線寬度:8 bit 最大時(shí)鐘頻率:50 MHz 程序存儲(chǔ)器大小:16 KB 數(shù)據(jù) RAM 大小:1 KB 片上 ADC:Yes 工作電源電壓:1.8 V to 3.6 V 工作溫度范圍:- 40 C to + 105 C 封裝 / 箱體:QFN-20 安裝風(fēng)格:SMD/SMT
PIC18F458-I/L 制造商:Microchip Technology Inc 功能描述:IC 8BIT FLASH MCU CAN ADC 18F458
PIC18F458-I/P 功能描述:8位微控制器 -MCU 32KB 1536 RAM 34 I/O RoHS:否 制造商:Silicon Labs 核心:8051 處理器系列:C8051F39x 數(shù)據(jù)總線寬度:8 bit 最大時(shí)鐘頻率:50 MHz 程序存儲(chǔ)器大小:16 KB 數(shù)據(jù) RAM 大小:1 KB 片上 ADC:Yes 工作電源電壓:1.8 V to 3.6 V 工作溫度范圍:- 40 C to + 105 C 封裝 / 箱體:QFN-20 安裝風(fēng)格:SMD/SMT
PIC18F458-I/P 制造商:Microchip Technology Inc 功能描述:IC 8BIT FLASH MCU CAN ADC 18F458
PIC18F458-I/PT 功能描述:8位微控制器 -MCU 32KB 1536 RAM 34 I/O RoHS:否 制造商:Silicon Labs 核心:8051 處理器系列:C8051F39x 數(shù)據(jù)總線寬度:8 bit 最大時(shí)鐘頻率:50 MHz 程序存儲(chǔ)器大小:16 KB 數(shù)據(jù) RAM 大小:1 KB 片上 ADC:Yes 工作電源電壓:1.8 V to 3.6 V 工作溫度范圍:- 40 C to + 105 C 封裝 / 箱體:QFN-20 安裝風(fēng)格:SMD/SMT