![](http://datasheet.mmic.net.cn/330000/MSM5416283_datasheet_16442246/MSM5416283_32.png)
Semiconductor
MSM5416283
32/40
Load/Read Color Register:
RAS
falling edge ---
CAS
=
TRG
=
WEL
=
WEU
= DSF = "H"
CAS
falling edge --- DSF = "H"
The MSM5416283 is provided with an on-chip 16-bit color register for use during the flash write
or block write operation. Each bit of the color register corresponds to one of the DRAM I/O
blocks.
The data presented on the DQi lines is subsequently latched into the color register at the falling
edge of either
CAS
or
WE
whichever occurs later.
The read color register cycle is activated by holding both
WEL
and
WEU
"high" at the falling edge
of
CAS
, and throughout the remainder of the cycle. The data in the color register becomes valid
on the DQi lines after the specified access times from
RAS
and
TRG
are satisfied.
During the load/read color register cycle, the memory cells on the row address latched at the
falling edge of
RAS
are refreshed.
Load/Read Mask Register:
RAS
falling edge ---
CAS
=
TRG
=
WEL
=
WEU
= DSF = "H"
CAS
falling edge --- DSF = "L"
The MSM5416283 is provided with an on-chip 16-bit mask register for use during the mask write
cycle, flash write cycle, block write cycle, masked write transfer, and masked split write transfer.
Each bit of the mask register corresponds to one of the DRAM I/O blocks.
The data presented on the DQi lines is subsequently latched into the mask register at the falling
edge of either
CAS
or
WE
whichever occurs later.
The read mask register cycle is activated by holding both
WEL
and
WEU
"high" at the falling edge
of
CAS
, and throughout the remainder of the cycle. The data in the mask register becomes valid
on the DQi lines after the specified access times from
RAS
and
TRG
are satisfied.
During the load/read mask register cycle, the memory cells on the row address latched at the
falling edge of
RAS
are refreshed.
Flash Write:
RAS
falling edge ---
CAS
=
TRG
= DSF = "H",
WEL
=
WEU
= "L"
Flash write allows for the data in the color register to be written into all the memory locations of
a selected row.
Each bit of the color register corresponds to one of the DRAM I/O blocks. The flash write
operation can be selectively controlled on an I/O basis in the same manner as the write per bit
operation. The mask data is the same as that of a RAM write cycle.