參數(shù)資料
型號: MK2049-34SAILF
廠商: INTEGRATED DEVICE TECHNOLOGY INC
元件分類: 時鐘產(chǎn)生/分配
英文描述: 77.76 MHz, OTHER CLOCK GENERATOR, PDSO20
封裝: 0.300 INCH, ROHS COMPLIANT, SOIC-20
文件頁數(shù): 1/9頁
文件大?。?/td> 213K
代理商: MK2049-34SAILF
DATASHEET
3.3 VOLT COMMUNICATIONS CLOCK VCXO PLL
MK2049-34A
IDT 3.3 VOLT COMMUNICATIONS CLOCK VCXO PLL
1
MK2049-34A REV E 051310
Description
The MK2049-34A is a VCXO Phased Locked Loop (PLL)
based clock synthesizer that accepts multiple input
frequencies. With an 8 kHz clock input as a reference, the
MK2049-34A generates T1, E1, T3, E3, ISDN, xDSL, and
other communications frequencies. This allows for the
generation of clocks frequency-locked and phase-locked to
an 8 kHz backplane clock, simplifying clock synchronization
in communications systems. The MK2409-34 can also
accept a T1 or E1 input clock and provide the same output
for loop timing. All outputs are frequency locked together
and to the input.
This part also has a jitter-attenuated Buffer capability. In this
mode, the MK2049-34A is ideal for filtering jitter from 27
MHz video clocks or other clocks with high jitter.
IDT can customize these devices for many other different
frequencies.
Features
Packaged in 20-pin SOIC
Pb (lead) free package
3.3 V + 5% operation
Fixed I/O phase relationship on all selections
Meets the TR62411, ETS300 011, and GR-1244
specification for MTIE, Pull-in/Hold-in Range, Phase
Transients, and Jitter Generation for Stratum 3, 4, and 4E
Accepts multiple inputs: 8 kHz backplane clock, Loop
Timing frequencies, or 10 to 36 MHz
Locks to 8 kHz + 100 ppm (External mode)
Buffer Mode allows jitter attenuation of 10 to 36 MHz
input and x1/x0.5 or x2/x4 outputs
Exact internal ratios enable zero ppm error
Output clock rates include T1, E1, T3, E3, ISDN, xDSL,
and the OC3 submultiples
See the MK2049-01, -02, and -03 for more selections at
5 V
Industrial temperature range
Block Diagram
VCXO-BASED
PLL
(MASTER CLOCK
GENERATOR)
EXTERNAL PULLABLE CRYSTAL
(external loop filter)
FREQUENCY
MULTIPLYING
PLL
2
INPUT REFERENCE
CLOCK
(TYPICALLY 8KHZ)
CLOCK OUTPUT
CLOCK OUTPUT / 2
8 KHZ (REGENERATED)
4
FREQUENCY SELECT
相關(guān)PDF資料
PDF描述
MK2049-34SAI 77.76 MHz, OTHER CLOCK GENERATOR, PDSO20
MK2049-34SI 77.76 MHz, OTHER CLOCK GENERATOR, PDSO20
MK2049-34SITR 77.76 MHz, OTHER CLOCK GENERATOR, PDSO20
MK2704S 36.864 MHz, VIDEO CLOCK GENERATOR, PDSO8
MK2705S 24.576 MHz, VIDEO CLOCK GENERATOR, PDSO8
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
MK2049-34SAILFTR 功能描述:時鐘合成器/抖動清除器 3.3 VOLT COMMUNICA. CLOCK VCXO PLL RoHS:否 制造商:Skyworks Solutions, Inc. 輸出端數(shù)量: 輸出電平: 最大輸出頻率: 輸入電平: 最大輸入頻率:6.1 GHz 電源電壓-最大:3.3 V 電源電壓-最小:2.7 V 封裝 / 箱體:TSSOP-28 封裝:Reel
MK2049-34SAITR 功能描述:IC VCXO PLL CLK SYNTH 20-SOIC RoHS:否 類別:集成電路 (IC) >> 時鐘/計時 - 時鐘發(fā)生器,PLL,頻率合成器 系列:- 標準包裝:39 系列:- 類型:* PLL:帶旁路 輸入:時鐘 輸出:時鐘 電路數(shù):1 比率 - 輸入:輸出:1:10 差分 - 輸入:輸出:是/是 頻率 - 最大:170MHz 除法器/乘法器:無/無 電源電壓:2.375 V ~ 3.465 V 工作溫度:0°C ~ 70°C 安裝類型:* 封裝/外殼:* 供應(yīng)商設(shè)備封裝:* 包裝:*
MK2049-34SI 制造商:ICS 制造商全稱:ICS 功能描述:3.3 V Communications Clock PLL
MK2049-34SITR 制造商:ICS 制造商全稱:ICS 功能描述:3.3 V Communications Clock PLL
MK2049-35 制造商:ICS 制造商全稱:ICS 功能描述:3.3 V Communications Clock PLL