參數(shù)資料
型號: MCM67H618BFN9
廠商: MOTOROLA INC
元件分類: DRAM
英文描述: 64K x 18 Bit BurstRAM Synchronous Fast Static RAM
中文描述: 64K X 18 CACHE SRAM, 9 ns, PQCC52
封裝: PLASTIC, LCC-52
文件頁數(shù): 2/12頁
文件大?。?/td> 167K
代理商: MCM67H618BFN9
MCM67H618B
2
MOTOROLA FAST SRAM
B
C
DQ0 – DQ8
CLR
Q0
Q1
A0
A1
K
ADSC
A0 – A15
E
G
ADDRESS
REGISTER
WRITE
REGISTER
ENABLE
REGISTER
DATA–IN
REGISTERS
OUTPUT
BUFFER
64K x 18
MEMORY
ARRAY
ADV
BURST LOGIC
INTERNAL
ADDRESS
A0
A1
16
9
18
16
2
A2 – A15
A1 – A0
DQ9 – DQ17
9
9
9
9
9
UW
LW
ADSP
BLOCK DIAGRAM
(See Note)
NOTE:
All registers are positive–edge triggered. The ADSC or ADSP signals control the duration of the burst and the start of the
next burst. When ADSP and E are sampled low, any ongoing burst is interrupted and a read (independent of W and ADSC)
is performed using the new external address. Alternatively, an ADSP–initiated two cycle WRITE can be performed by
asserting ADSP, E, and a valid address on the first cycle, then negating both ADSP and ADSC and asserting LW and/or
UW with valid data on the second cycle (see Single Write Cycle in WRITE CYCLES timing diagram). Note that when E and
ADSC are high, ADSP is ignored — the external address is not registered in this case.
When ADSC is sampled low (and ADSP is sampled high), any ongoing burst is interrupted and a read or write (dependent
on W) is performed using the new external address. Chip enable (E) is sampled only when a new base address is loaded.
After the first cycle of the burst, ADV controls subsequent burst cycles. When ADV is sampled low, the internal address
is advanced prior to the operation. When ADV is sampled high, the internal address is not advanced, thus inserting a wait
state into the burst sequence accesses. Upon completion of a burst, the address will wrap around to its initial state. See
BURST SEQUENCE TABLE
. Write refers to either or both byte write enables (LW, UW).
BURST SEQUENCE TABLE
(See Note)
External Address
A15 – A2
A1
A0
1st Burst Address
A15 – A2
A1
A0
2nd Burst Address
A15 – A2
A1
A0
3rd Burst Address
A15 – A2
A1
A0
NOTE: The burst wraps around to its initial state upon
completion.
相關(guān)PDF資料
PDF描述
MCM67Q709AZP10 128K x 9 Bit Separate I/O Synchronous Fast Static RAM
MCM67Q709AZP10R 128K x 9 Bit Separate I/O Synchronous Fast Static RAM
MCM72F7ADG10 512KB and 1MB Synchronous Fast Static RAM Module
MCM72F7ADG12 512KB and 1MB Synchronous Fast Static RAM Module
MCM72F7ADG9 512KB and 1MB Synchronous Fast Static RAM Module
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
MCM67J518 制造商:MOTOROLA 制造商全稱:Motorola, Inc 功能描述:32K x 18 Bit BurstRAM Synchronous Fast Static RA
MCM67J518FN6 制造商:MOTOROLA 制造商全稱:Motorola, Inc 功能描述:32K x 18 Bit BurstRAM Synchronous Fast Static RA
MCM67J518FN7 制造商:MOTOROLA 制造商全稱:Motorola, Inc 功能描述:32K x 18 Bit BurstRAM Synchronous Fast Static RA
MCM67J518FN9 制造商:MOTOROLA 制造商全稱:Motorola, Inc 功能描述:32K x 18 Bit BurstRAM Synchronous Fast Static RA
MCM67J618B 制造商:MOTOROLA 制造商全稱:Motorola, Inc 功能描述:64K x 18 Bit BurstRAM Synchronous Fast Static RAM