
Analog Integrated Circuit Device Data
Freescale Semiconductor
15
34701
FUNCTIONAL DESCRIPTION
INTRODUCTION
FUNCTIONAL DESCRIPTION
INTRODUCTION
The 34701 power supply integrated circuit provides the
means to efficiently supply the Freescale Power QUICC and
other families of Freescale microprocessors. It incorporates a
high-performance synchronous buck regulator, supplying the
microprocessor’s core, and a low dropout (LDO) linear
regulator providing the microprocessor I/O and bus voltages.
This device incorporates many advanced features; e.g.,
precisely maintained up/down power sequencing, ensuring
the proper operation and protection of the CPU and power
system. At the same time, it provides high flexibility of
configuration, allowing the maximum optimization of the
power supply system.
FUNCTIONAL TERMINAL DESCRIPTION
OSCILLATOR FREQUENCY TERMINAL (FREQ)
This switcher frequency selection terminal can be adjusted
by connecting external resistor RF to the FREQ terminal. The
default switching frequency (FREQ terminal left open or tied
to VDDI) is set to 300 kHz.
INVERTING INPUT TERMINAL (INV)
Buck Controller Error Amplifier inverting input.
OUTPUT VOLTAGE TERMINAL (VOUT)
Output voltage of the buck converter. Input terminal of the
switching regulator power sequence control circuit.
INPUT VOLTAGE 2 TERMINALS (VIN2)
Buck regulator power input. Drain of the high-side power
MOSFET.
SWITCH TERMINALS (SW)
Buck regulator switching node. This terminal is connected
to the inductor.
GROUND TERMINALS (GND)
Analog ground of the IC, thermal heatsinking.
POWER GROUND TERMINALS (PGND)
Buck regulator power ground.
BOOST DRAIN TERMINAL (VBD)
Drain of the internal boost regulator power MOSFET.
BOOST VOLTAGE TERMINAL (VBST)
Internal boost regulator output voltage. The internal boost
regulator provides a 20 mA output current to supply the drive
circuits for the integrated power MOSFETs and the external
N-channel power MOSFET of the linear regulator. The
voltage at the VBST terminal is 7.75V nominal.
BOOTSTRAP TERMINAL (BOOT)
Bootstrap capacitor input.
SERIAL DATA TERMINAL (SDA)
I
2
C bus terminal. Serial data.
SERIAL CLOCK TERMINAL (SCL)
I
2
C bus terminal. Serial clock.
LINEAR COMPENSATION TERMINAL (LCMP)
Linear regulator compensation terminal.
LINEAR FEEDBACK TERMINAL (LFB)
Linear regulator feedback terminal.
LINEAR REGULATOR TERMINAL (LDO)
Input terminal of the linear regulator power sequence
control circuit.
CURRENT SENSE TERMINAL (CS)
Current sense terminal of the LDO. Overcurrent protection
of the linear regulator external power MOSFET. The voltage
drop over the LDO current sense resistor RS is sensed
between the CS and LDO terminals. The LDO current limit
can be adjusted by selecting the proper value of the current
sensing resistor RS.
LINEAR DRIVE TERMINAL (LDRV)
LDO gate drive of the external pass N-channel MOSFET.
INPUT VOLTAGE 1 TERMINAL (VIN1)
The input supply terminal for the integrated circuit. The
internal circuits of the IC are supplied through this terminal.