參數(shù)資料
型號(hào): M390S6450CT1
廠商: SAMSUNG SEMICONDUCTOR CO. LTD.
英文描述: 64Mx72 SDRAM DIMM with PLL & Register based on 64Mx4, 4Banks, 8K Ref., 3.3V Synchronous DRAMs with SPD
中文描述: 64Mx72 SDRAM的內(nèi)存與鎖相環(huán)
文件頁(yè)數(shù): 7/12頁(yè)
文件大?。?/td> 220K
代理商: M390S6450CT1
M390S6450CT1
PC133 Registered DIMM
Rev. 0.2 Sept. 2001
3.3V
1200
870
Output
50pF
V
OH
(DC) = 2.4V, I
OH
= -2mA
V
OL
(DC) = 0.4V, I
OL
= 2mA
Vtt = 1.4V
50
Output
50pF
Z0 = 50
(Fig. 2) AC output load circuit
(Fig. 1) DC output load circuit
OPERATING AC PARAMETER
(AC operating conditions unless otherwise noted)
AC OPERATING TEST CONDITIONS
(V
DD
= 3.3V
±
0.3V, T
A
= 0 to 70
°
C)
Parameter
Value
Unit
AC input levels (Vih/Vil)
2.4/0.4
V
Input timing measurement reference level
1.4
V
Input rise and fall time
tr/tf = 1/1
ns
Output timing measurement reference level
1.4
V
Output load condition
See Fig. 2
Notes :
Parameter
Symbol
Version
Unit
Note
-7C
-7A
Row active to row active delay
t
RRD
(min)
15
15
ns
1
RAS to CAS delay
t
RCD
(min)
15
20
ns
1
Row precharge time
t
RP
(min)
15
20
ns
1
Row active time
t
RAS
(min)
45
45
ns
1
t
RAS
(max)
100
us
Row cycle time
t
RC
(min)
60
65
ns
1
Last data in to row precharge
t
RDL
(min)
2
CLK
2,5
Last data in to Active delay
t
DAL
(min)
2 CLK + tRP
-
5
Last data in to new col. address delay
t
CDL
(min)
1
CLK
2
Last data in to burst stop
t
BDL
(min)
1
CLK
2
Col. address to col. address delay
t
CCD
(min)
1
CLK
3
Number of valid output data
CAS latency=3
2
ea
4
CAS latency=2
1
1. The minimum number of clock cycles is determined by dividing the minimum time required with clock cycle time
and then rounding off to the next higher integer.
2. Minimum delay is required to complete write.
3. All parts allow every cycle column address change.
4. In case of row precharge interrupt, auto precharge and read burst stop.
5. In 100MHz and below 100MHz operating conditions, tRDL=1CLK and tDAL=1CLK + 20ns is also supported.
SAMSUNG recommends tRDL=2CLK and tDAL=2CLK + tRP.
相關(guān)PDF資料
PDF描述
M390S6450CT1-C7A 64Mx72 SDRAM DIMM with PLL & Register based on 64Mx4, 4Banks, 8K Ref., 3.3V Synchronous DRAMs with SPD
M390S6450CT1-C7C 64Mx72 SDRAM DIMM with PLL & Register based on 64Mx4, 4Banks, 8K Ref., 3.3V Synchronous DRAMs with SPD
M390S6450ET1-C7A 16 Characters x 2 Lines, 5x7 Dot Matrix Character and Cursor
M390S2858ET1-C7A 168pin Registered Module based on 256Mb E-die with 72-bit ECC
M390S3253ETU-C7A 168pin Registered Module based on 256Mb E-die with 72-bit ECC
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
M390S6450CT1-C7A 制造商:SAMSUNG 制造商全稱:Samsung semiconductor 功能描述:64Mx72 SDRAM DIMM with PLL & Register based on 64Mx4, 4Banks, 8K Ref., 3.3V Synchronous DRAMs with SPD
M390S6450CT1-C7C 制造商:SAMSUNG 制造商全稱:Samsung semiconductor 功能描述:64Mx72 SDRAM DIMM with PLL & Register based on 64Mx4, 4Banks, 8K Ref., 3.3V Synchronous DRAMs with SPD
M390S6450ET1-C7A 制造商:SAMSUNG 制造商全稱:Samsung semiconductor 功能描述:168pin Registered Module based on 256Mb E-die with 72-bit ECC
M390S6450ET1-C7A00 制造商:Samsung 功能描述:256 SDRAM MODULE X72 TSOP2-400 - Trays
M390S6450ETU-C7A 制造商:SAMSUNG 制造商全稱:Samsung semiconductor 功能描述:168pin Registered Module based on 256Mb E-die with 72-bit ECC