參數(shù)資料
型號: M2S12D30TP-75L
廠商: Mitsubishi Electric Corporation
英文描述: 512M Double Data Rate Synchronous DRAM
中文描述: 512M雙數(shù)據(jù)速率同步DRAM
文件頁數(shù): 1/38頁
文件大?。?/td> 754K
代理商: M2S12D30TP-75L
MITSUBISHI
ELECTRIC
-1-
M2S12D20/ 30TP -75, -75L, -10, -10L
512M Double Data Rate Synchronous DRAM
Feb. '02
MITSUBISHI LSIs
DDR SDRAM (Rev.1.1)
MITSUBISHI ELECTRIC
DESCRIPTION
M2S12D20TP is a 4-bank x 33,554,432-word x 4-bit,
M2S12D30TP is a 4-bank x 16,777,216-word x 8-bit,
double data rate synchronous DRAM, with SSTL_2 interface. All control and address signals are
referenced to the rising edge of CLK. Input data is registered on both edges of data strobes, and
output data and data strobe are referenced on both edges of CLK. The M2S12D20/30TP achieve
very high speed data rate up to 133MHz, and are suitable for main memory in computer systems.
FEATURES
- Vdd=Vddq=2.5V+0.2V
- Double data rate architecture; two data transfers per clock cycle
- Bidirectional, data strobe (DQS) is transmitted/received with data
- Differential clock inputs (CLK and /CLK)
- DLL aligns DQ and DQS transitions
- Commands are entered on each positive CLK edge;
- data and data mask are referenced to both edges of DQS
- 4 bank operations are controlled by BA0, BA1 (Bank Address)
- /CAS latency- 2.0/2.5 (programmable)
- Burst length- 2/4/8 (programmable)
- Burst type- sequential / interleave (programmable)
- Auto precharge / All bank precharge is controlled by A10
- 8192 refresh cycles /64ms (4 banks concurrent refresh)
- Auto refresh and Self refresh
- Row address A0-12 / Column address A0-9,11-12(x4)/ A0-9,11(x8)
SSTL_2 Interface
- 400-mil, 66-pin Thin Small Outline Package (TSOP II)
- JEDEC standard
- Low Power for the Self Refresh Current ICC6 :4mA (-75L,-10L)
125MHz
100MHz
-10 / -10L
CL=2.5 *
CL=2 *
133MHz
100MHz
-75 / -75L
Clock Rate
Speed Grade
Operating Frequencies
* CL = CAS(Read) Latency
Contents are subject to change without notice.
相關(guān)PDF資料
PDF描述
M2S12D20TP-75 128 x 64 pixel format, LED Backlight available
M2V12D20TP-75 128 x 64 pixel format, LED Backlight available
M2S12D30TP-75 128 x 64 pixel format, LED Backlight available
M2V12D30TP-75 128 x 64 pixel format, LED Backlight available
M2V28D20ATP-75 128M Double Data Rate Synchronous DRAM
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
M2S150-1FC1152I 制造商:Microsemi Corporation 功能描述:SMARTFUSION2 SOC FPGA - Trays
M2S150-1FCG1152 制造商:Microsemi Corporation 功能描述:SMARTFUSION2 SOC FPGA - Trays 制造商:Microsemi Corporation 功能描述:IC FPGA SOC 150K LUTS 1152FCBGA
M2S150-1FCG1152I 制造商:Microsemi Corporation 功能描述:SMARTFUSION2 SOC FPGA - Trays
M2S150-ADV-DEV-KIT 功能描述:SmartFusion?2 FPGA Evaluation Board 制造商:microsemi corporation 系列:SmartFusion?2 零件狀態(tài):有效 類型:FPGA 配套使用產(chǎn)品/相關(guān)產(chǎn)品:SmartFusion?2 內(nèi)容:板,線纜,電源 標準包裝:1
M2S150-FC1152 制造商:Microsemi Corporation 功能描述:IC FPGA SOC 150K LUTS 1152FCBGA