Revision 13 2-13 Power Calculation Methodology This section describes a simplified method to estimate power consumpti" />
參數(shù)資料
型號: M1AGLE3000V5-FGG896
廠商: Microsemi SoC
文件頁數(shù): 87/166頁
文件大?。?/td> 0K
描述: IC FPGA 1KB FLASH 3M 896-FBGA
標準包裝: 27
系列: IGLOOe
邏輯元件/單元數(shù): 75264
RAM 位總計: 516096
輸入/輸出數(shù): 620
門數(shù): 3000000
電源電壓: 1.425 V ~ 1.575 V
安裝類型: 表面貼裝
工作溫度: 0°C ~ 70°C
封裝/外殼: 896-BGA
供應商設備封裝: 896-FBGA(31x31)
IGLOOe Low Power Flash FPGAs
Revision 13
2-13
Power Calculation Methodology
This section describes a simplified method to estimate power consumption of an application. For more
accurate and detailed power estimations, use the SmartPower tool in the Libero SoC software.
The power calculation methodology described below uses the following variables:
The number of PLLs as well as the number and the frequency of each output clock generated
The number of combinatorial and sequential cells used in the design
The internal clock frequencies
The number and the standard of I/O pins used in the design
The number of RAM blocks used in the design
Toggle rates of I/O pins as well as VersaTiles—guidelines are provided in Table 2-19 on
Enable rates of output buffers—guidelines are provided for typical applications in Table 2-20 on
Read rate and write rate to the memory—guidelines are provided for typical applications in
Table 2-20 on page 2-15. The calculation should be repeated for each clock domain defined in the
design.
Methodology
Total Power Consumption—PTOTAL
PTOTAL = PSTAT + PDYN
PSTAT is the total static power consumption.
PDYN is the total dynamic power consumption.
Total Static Power Consumption—PSTAT
PSTAT = (PDC1 or PDC2 or PDC3) + NBANKS * PDC5 + NINPUTS* PDC6 + NOUTPUTS* PDC7
NINPUTS is the number of I/O input buffers used in the design.
NOUTPUTS is the number of I/O output buffers used in the design.
NBANKS is the number of I/O banks powered in the design.
Total Dynamic Power Consumption—PDYN
PDYN = PCLOCK + PS-CELL + PC-CELL + PNET + PINPUTS + POUTPUTS + PMEMORY + PPLL
Global Clock Contribution—PCLOCK
PCLOCK = (PAC1 + NSPINE * PAC2 + NROW * PAC3 + NS-CELL * PAC4) * FCLK
NSPINE is the number of global spines used in the user design—guidelines are provided in
the "Spine Architecture" section of the Global Resources chapter in the IGLOOe FPGA Fabric
.
NROW is the number of VersaTile rows used in the design—guidelines are provided in the
"Spine Architecture" section of the Global Resources chapter in the IGLOOe FPGA Fabric
.
FCLK is the global clock signal frequency.
NS-CELL is the number of VersaTiles used as sequential modules in the design.
PAC1, PAC2, PAC3, and PAC4 are device-dependent.
Sequential Cells Contribution—PS-CELL
PS-CELL = NS-CELL * (PAC5 + 1 / 2 * PAC6) * FCLK
NS-CELL is the number of VersaTiles used as sequential modules in the design. When a
multi-tile sequential cell is used, it should be accounted for as 1.
1 is the toggle rate of VersaTile outputs—guidelines are provided in Table 2-19 on
.
FCLK is the global clock signal frequency.
相關PDF資料
PDF描述
EP4CE115F29I7 IC CYCLONE IV FPGA 115K 780-FBGA
EP2AGX65CU17C5 IC ARRIA II GX FPGA 65K 358UBGA
ABC60DRXI CONN EDGECARD 120PS .100 DIP SLD
170-015-172L030 CONN DB15 CRIMP MALE TIN
AMM22DTMT-S189 CONN EDGECARD 44POS R/A .156 SLD
相關代理商/技術參數(shù)
參數(shù)描述
M1AGLE3000V5-FGG896ES 制造商:ACTEL 制造商全稱:Actel Corporation 功能描述:IGLOOe Low-Power Flash FPGAs with Flash Freeze Technology
M1AGLE3000V5-FGG896I 功能描述:IC FPGA 1KB FLASH 3M 896-FBGA RoHS:是 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:IGLOOe 標準包裝:1 系列:ProASICPLUS LAB/CLB數(shù):- 邏輯元件/單元數(shù):- RAM 位總計:129024 輸入/輸出數(shù):248 門數(shù):600000 電源電壓:2.3 V ~ 2.7 V 安裝類型:表面貼裝 工作溫度:- 封裝/外殼:352-BFCQFP,帶拉桿 供應商設備封裝:352-CQFP(75x75)
M1AGLE3000V5-FGG896PP 制造商:ACTEL 制造商全稱:Actel Corporation 功能描述:IGLOOe Low-Power Flash FPGAs with Flash Freeze Technology
M1ARM 24-240VAC/DC 60MINS 制造商:BROYCE CONTROL 功能描述:TIMER DUAL FUNCTION 60MINS 制造商:BROYCE CONTROL 功能描述:TIMER, DUAL FUNCTION, 60MINS 制造商:BROYCE CONTROL 功能描述:TIMER, DUAL FUNCTION, 60MINS, Contact Configuration:SPDT, Time Min:2min, Time Ma 制造商:BROYCE CONTROL 功能描述:TIMER, DUAL FUNCTION, 60MINS, Contact Configuration:SPDT, Time Min:2min, Time Max:60min, Timing Adjustment:Knob, Relay Mounting:DIN Rail, Contact Current AC Max:8A, Contact Current DC Max:8A, Contact Voltage AC Max:250V, Contact , RoHS Compliant: Yes
M1AXA-1036J 功能描述:IDC CABLE - MSC10A/MC10G/X RoHS:是 類別:電纜組件 >> 矩形 系列:- 產品目錄繪圖:H1(A,B,C,D)X Series 特色產品:IDC Connectors and Cables 標準包裝:1 系列:- 連接器類型:插口至線纜 位置數(shù):24 行數(shù):2 間距 - 連接器:0.100"(2.54mm) 間距 - 線纜:0.050"(1.27mm) 長度:3.00'(914.40mm) 特點:帶電極標記,應力釋除 顏色:多色,帶狀 屏蔽:無屏蔽 使用:- 電纜端接:IDC 觸點表面涂層:錫 觸點涂層厚度:- 產品目錄頁面:47 (CN2011-ZH PDF) 其它名稱:H3DXS-2436MH3DXS-2436M-ND