2-64 Revision 13 B-LVDS/M-LVDS Bus LVDS (B-LVDS) and Multipoint LVDS (M-LVDS) specifications extend" />
參數資料
型號: M1AGLE3000V5-FGG896
廠商: Microsemi SoC
文件頁數: 143/166頁
文件大?。?/td> 0K
描述: IC FPGA 1KB FLASH 3M 896-FBGA
標準包裝: 27
系列: IGLOOe
邏輯元件/單元數: 75264
RAM 位總計: 516096
輸入/輸出數: 620
門數: 3000000
電源電壓: 1.425 V ~ 1.575 V
安裝類型: 表面貼裝
工作溫度: 0°C ~ 70°C
封裝/外殼: 896-BGA
供應商設備封裝: 896-FBGA(31x31)
IGLOOe DC and Switching Characteristics
2-64
Revision 13
B-LVDS/M-LVDS
Bus LVDS (B-LVDS) and Multipoint LVDS (M-LVDS) specifications extend the existing LVDS standard to
high-performance multipoint bus applications. Multidrop and multipoint bus configurations may contain
any combination of drivers, receivers, and transceivers. Microsemi LVDS drivers provide the higher drive
current required by B-LVDS and M-LVDS to accommodate the loading. The drivers require series
terminations for better signal quality and to control voltage swing. Termination is also required at both
ends of the bus since the driver can be located anywhere on the bus. These configurations can be
implemented using the TRIBUF_LVDS and BIBUF_LVDS macros along with appropriate terminations.
Multipoint designs using Microsemi LVDS macros can achieve up to 200 MHz with a maximum of 20
loads. A sample application is given in Figure 2-24. The input and output buffer delays are available in
Example: For a bus consisting of 20 equidistant loads, the following terminations provide the required
differential voltage, in worst-case Industrial operating conditions, at the farthest receiver: RS =60 and
RT =70 , given Z0 =50 (2") and Zstub =50 (~1.5").
LVPECL
Low-Voltage Positive Emitter-Coupled Logic (LVPECL) is another differential I/O standard. It requires
that one data bit be carried through two signal lines. Like LVDS, two pins are needed. It also requires
external resistor termination.
The full implementation of the LVDS transmitter and receiver is shown in an example in Figure 2-25. The
building blocks of the LVPECL transmitter-receiver are one transmitter macro, one receiver macro, three
board resistors at the transmitter end, and one resistor at the receiver end. The values for the three driver
resistors are different from those used in the LVDS implementation because the output standard
specifications are different.
Figure 2-24 B-LVDS/M-LVDS Multipoint Application Using LVDS I/O Buffers
...
RT
BIBUF_LVDS
R
+
-
T
+
-
R
+
-
T
+
-
D
+
-
EN
Receiver
Transceiver
Receiver
Transceiver
Driver
RS RS
Zstub
Z0
Figure 2-25 LVPECL Circuit Diagram and Board-Level Implementation
187 W
100
Z0 = 50
100
100
+
P
N
P
N
INBUF_LVPECL
OUTBUF_LVPECL
FPGA
Bourns Part Number: CAT16-PC4F12
相關PDF資料
PDF描述
EP4CE115F29I7 IC CYCLONE IV FPGA 115K 780-FBGA
EP2AGX65CU17C5 IC ARRIA II GX FPGA 65K 358UBGA
ABC60DRXI CONN EDGECARD 120PS .100 DIP SLD
170-015-172L030 CONN DB15 CRIMP MALE TIN
AMM22DTMT-S189 CONN EDGECARD 44POS R/A .156 SLD
相關代理商/技術參數
參數描述
M1AGLE3000V5-FGG896ES 制造商:ACTEL 制造商全稱:Actel Corporation 功能描述:IGLOOe Low-Power Flash FPGAs with Flash Freeze Technology
M1AGLE3000V5-FGG896I 功能描述:IC FPGA 1KB FLASH 3M 896-FBGA RoHS:是 類別:集成電路 (IC) >> 嵌入式 - FPGA(現場可編程門陣列) 系列:IGLOOe 標準包裝:1 系列:ProASICPLUS LAB/CLB數:- 邏輯元件/單元數:- RAM 位總計:129024 輸入/輸出數:248 門數:600000 電源電壓:2.3 V ~ 2.7 V 安裝類型:表面貼裝 工作溫度:- 封裝/外殼:352-BFCQFP,帶拉桿 供應商設備封裝:352-CQFP(75x75)
M1AGLE3000V5-FGG896PP 制造商:ACTEL 制造商全稱:Actel Corporation 功能描述:IGLOOe Low-Power Flash FPGAs with Flash Freeze Technology
M1ARM 24-240VAC/DC 60MINS 制造商:BROYCE CONTROL 功能描述:TIMER DUAL FUNCTION 60MINS 制造商:BROYCE CONTROL 功能描述:TIMER, DUAL FUNCTION, 60MINS 制造商:BROYCE CONTROL 功能描述:TIMER, DUAL FUNCTION, 60MINS, Contact Configuration:SPDT, Time Min:2min, Time Ma 制造商:BROYCE CONTROL 功能描述:TIMER, DUAL FUNCTION, 60MINS, Contact Configuration:SPDT, Time Min:2min, Time Max:60min, Timing Adjustment:Knob, Relay Mounting:DIN Rail, Contact Current AC Max:8A, Contact Current DC Max:8A, Contact Voltage AC Max:250V, Contact , RoHS Compliant: Yes
M1AXA-1036J 功能描述:IDC CABLE - MSC10A/MC10G/X RoHS:是 類別:電纜組件 >> 矩形 系列:- 產品目錄繪圖:H1(A,B,C,D)X Series 特色產品:IDC Connectors and Cables 標準包裝:1 系列:- 連接器類型:插口至線纜 位置數:24 行數:2 間距 - 連接器:0.100"(2.54mm) 間距 - 線纜:0.050"(1.27mm) 長度:3.00'(914.40mm) 特點:帶電極標記,應力釋除 顏色:多色,帶狀 屏蔽:無屏蔽 使用:- 電纜端接:IDC 觸點表面涂層:錫 觸點涂層厚度:- 產品目錄頁面:47 (CN2011-ZH PDF) 其它名稱:H3DXS-2436MH3DXS-2436M-ND