參數(shù)資料
型號(hào): LPC47M14H-NC
廠商: SMSC Corporation
英文描述: FIBER-SAFE KIT SCA-FS9500
中文描述: 128引腳ENGANCED超級(jí)I / O與LPC接口和USB集線器控制器
文件頁數(shù): 5/205頁
文件大?。?/td> 1219K
代理商: LPC47M14H-NC
第1頁第2頁第3頁第4頁當(dāng)前第5頁第6頁第7頁第8頁第9頁第10頁第11頁第12頁第13頁第14頁第15頁第16頁第17頁第18頁第19頁第20頁第21頁第22頁第23頁第24頁第25頁第26頁第27頁第28頁第29頁第30頁第31頁第32頁第33頁第34頁第35頁第36頁第37頁第38頁第39頁第40頁第41頁第42頁第43頁第44頁第45頁第46頁第47頁第48頁第49頁第50頁第51頁第52頁第53頁第54頁第55頁第56頁第57頁第58頁第59頁第60頁第61頁第62頁第63頁第64頁第65頁第66頁第67頁第68頁第69頁第70頁第71頁第72頁第73頁第74頁第75頁第76頁第77頁第78頁第79頁第80頁第81頁第82頁第83頁第84頁第85頁第86頁第87頁第88頁第89頁第90頁第91頁第92頁第93頁第94頁第95頁第96頁第97頁第98頁第99頁第100頁第101頁第102頁第103頁第104頁第105頁第106頁第107頁第108頁第109頁第110頁第111頁第112頁第113頁第114頁第115頁第116頁第117頁第118頁第119頁第120頁第121頁第122頁第123頁第124頁第125頁第126頁第127頁第128頁第129頁第130頁第131頁第132頁第133頁第134頁第135頁第136頁第137頁第138頁第139頁第140頁第141頁第142頁第143頁第144頁第145頁第146頁第147頁第148頁第149頁第150頁第151頁第152頁第153頁第154頁第155頁第156頁第157頁第158頁第159頁第160頁第161頁第162頁第163頁第164頁第165頁第166頁第167頁第168頁第169頁第170頁第171頁第172頁第173頁第174頁第175頁第176頁第177頁第178頁第179頁第180頁第181頁第182頁第183頁第184頁第185頁第186頁第187頁第188頁第189頁第190頁第191頁第192頁第193頁第194頁第195頁第196頁第197頁第198頁第199頁第200頁第201頁第202頁第203頁第204頁第205頁
SMSC DS – LPC47M14X
Page 5
Rev. 03/19/2001
6.13.7
6.13.8
6.13.9
6.13.10 Keyboard and Mouse PME Generation................................................................................................109
6.14
GENERAL PURPOSE I/O..........................................................................................................................110
6.14.1
GPIO Pins.............................................................................................................................................110
6.14.2
Description............................................................................................................................................111
6.14.3
GPIO Control........................................................................................................................................112
6.14.4
GPIO Operation....................................................................................................................................112
6.14.5
GPIO PME and SMI Functionality.........................................................................................................113
6.14.6
Either Edge Triggered Interrupts...........................................................................................................114
6.14.7
LED Functionality..................................................................................................................................115
6.15
SYSTEM MANAGEMENT INTERRUPT (SMI)...........................................................................................115
6.15.1
SMI Registers.......................................................................................................................................115
6.16
PME SUPPORT.........................................................................................................................................116
6.16.1
‘Wake on Specific Key’ Option..............................................................................................................117
6.17
FAN SPEED CONTROL AND MONITORING............................................................................................118
6.17.1
Fan Speed Control................................................................................................................................118
6.17.2
Fan Tachometer Inputs.........................................................................................................................119
6.18
SECURITY FEATURE ...............................................................................................................................122
6.18.1
GPIO Device Disable Register Control.................................................................................................122
6.18.2
Device Disable Register .......................................................................................................................122
6.19
GAME PORT LOGIC..................................................................................................................................122
6.19.1
Power Control Register.........................................................................................................................124
6.19.2
VREF Pin..............................................................................................................................................124
RUNTIME REGISTERS......................................................................................................................................125
CONFIGURATION..............................................................................................................................................152
OPERATIONAL DESCRIPTION ........................................................................................................................172
9.1
M
AXIMUM
G
UARANTEED
R
ATINGS
...................................................................................................................172
9.2
DC E
LECTRICAL
C
HARACTERISTICS
................................................................................................................172
10 TIMING DIAGRAMS...........................................................................................................................................177
11 PACKAGE OUTLINE .........................................................................................................................................200
12 APPENDIX - TEST MODE..................................................................................................................................201
12.1
B
OARD
T
EST
M
ODE
.......................................................................................................................................201
12.1.1
XNOR-Chain Test Mode.......................................................................................................................201
13 REFERENCE DOCUMENTS..............................................................................................................................204
14 LPC47M14X REVISIONS...................................................................................................................................205
TABLES
Table 1 – Super I/O Block Addresses........................................................................................................................20
Table 2 – Hub Descriptor to be Modified....................................................................................................................25
Table 3 – Status, Data and Control Registers............................................................................................................27
Table 4 – Tape Select Bits.........................................................................................................................................30
Table 5 – Internal 2 Drive Decode - Normal...............................................................................................................30
Table 6 – Internal 2 Drive Decode - Drives 0 and 1 Swapped ...................................................................................31
Table 7 – Drive Type ID .............................................................................................................................................31
Table 8 – Precompensation Delays ...........................................................................................................................32
Table 9 – Data Rates.................................................................................................................................................33
Table 10 – DRVDEN Mapping ...................................................................................................................................33
Table 11 – Default Precompensation Delays.............................................................................................................33
Table 12 – FIFO Service Delay..................................................................................................................................35
Table 13 – Status Register 0......................................................................................................................................37
Table 14 – Status Register 1......................................................................................................................................38
Table 15 – Status Register 2......................................................................................................................................38
Table 16 – Status Register 3......................................................................................................................................39
Table 17 – Description of Command Symbols...........................................................................................................41
Table 18 – Instruction Set ..........................................................................................................................................43
Table 19 – Sector Sizes.............................................................................................................................................50
Table 20 – Effects of MT and N Bits...........................................................................................................................51
Table 21 – Skip Bit vs Read Data Command.............................................................................................................51
External Clock Signal............................................................................................................................105
Default Reset Conditions......................................................................................................................105
Latches On Keyboard and Mouse IRQs...............................................................................................108
7
8
9
相關(guān)PDF資料
PDF描述
LPC47M14L-NC EZ STIX CABLE INSTALLER STICKS
LPC47M14M-NC CAT5 MULTI 1X9 VIDEO DISTRIBUTION AMP
LPC47M14Q-NC HD VIEW RECEIVER 2 PORT DAISYCHAINABLE
LPC47M14V-NC AT PRINTER SERIAL CBL DB9 FEMALE - DB25 MALE
LPC47M14R-NC 128 PIN ENGANCED SUPER I/O CONTROLLER WITH AN LPC INTERFACE AND USB HUB
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
LPC47M14I-NC 制造商:SMSC 制造商全稱:SMSC 功能描述:128 PIN ENGANCED SUPER I/O CONTROLLER WITH AN LPC INTERFACE AND USB HUB
LPC47M14J-NC 制造商:SMSC 制造商全稱:SMSC 功能描述:128 PIN ENGANCED SUPER I/O CONTROLLER WITH AN LPC INTERFACE AND USB HUB
LPC47M14K-NC 制造商:SMSC 制造商全稱:SMSC 功能描述:128 PIN ENGANCED SUPER I/O CONTROLLER WITH AN LPC INTERFACE AND USB HUB
LPC47M14L-NC 制造商:SMSC 制造商全稱:SMSC 功能描述:128 PIN ENGANCED SUPER I/O CONTROLLER WITH AN LPC INTERFACE AND USB HUB
LPC47M14M-NC 制造商:SMSC 制造商全稱:SMSC 功能描述:128 PIN ENGANCED SUPER I/O CONTROLLER WITH AN LPC INTERFACE AND USB HUB