參數(shù)資料
型號: LF48212
廠商: Logic Devices Incorporated
英文描述: 12 x 12-bit Alpha Mixer
中文描述: 12 × 12位Alpha混合
文件頁數(shù): 3/9頁
文件大小: 59K
代理商: LF48212
DEVICES INCORPORATED
Video Imaging Products
3
LF48212
12 x 12-bit Alpha Mixer
08/16/2000–LDS.48212-F
FUNCTIONAL DESCRIPTION
The two video signals to be mixed
together are input to the LF48212
using DINA
11-0
and DINB
11-0
. Data
present on DINA
11-0
and DINB
11-0
is
latched on the rising edge of CLK.
The input data may be in either
unsigned or two’s complement
format, but both inputs must be in the
same format. TC determines the
format of the input data. When TC is
HIGH, the input data is in unsigned
format. When TC is LOW, the input
data is in two’s complement format.
TC is latched on the rising edge of
CLK and only affects the input data
latched in at the same time. The data
already in the pipeline is not affected
when TC changes.
DINA
11-0
and DINB
11-0
are mixed
together using an alpha mix factor
(
α
11-0
) as defined by the equation
listed in Figure 2.
α
11-0
is unsigned
and restricted to the range of 0 to 1.0.
MIXEN controls the loading of alpha
mix data. When MIXEN is HIGH,
data present on
α
11-0
is latched on the
rising edge of CLK. When MIXEN is
LOW, data present on
α
11-0
is not
latched and the last value loaded is
held as the alpha mix value.
It is possible to add extra delay stages
to the input data and control signals
by using the programmable delay
stages. The 15-bit value (DELAY
14-0
)
stored in the Delay Control Register
determines the number of delay stages
added. DELAY
14-0
is divided into 5
groups of 3-bits each. Each 3-bit
group contains the delay information
for one of the input data or control
signals. Figure 3 shows the block
diagram of the Delay Control Register
as well as a list of the input data and
control signals that may be delayed
and the DELAY signals that control
them. The delay length can be pro-
grammed to be from 0 to 7 stages. The
delay length is set by loading the
binary equivalent of the desired delay
length into the appropriate 3-bit
group. For example, to add four extra
delay stages to DINB
11-0
, DELAY
5-3
should be set to “100”. DELAY
14-0
is
loaded serially into the Delay Control
Register using DEL and LD. DELAY
0
is the first value loaded and DELAY
14
is the last. Data present on DEL is
latched on the rising edge of LD.
BYPASS is used to disable the pro-
grammable delay stages. When
BYPASS is HIGH, the Delay Control
Register is automatically loaded with
a “0”. This sets all programmable
delay stages to a length of zero. When
BYPASS is LOW, the Delay Control
Register may be loaded to set the
desired number of delay stages. Note
that BYPASS is not intended to change
during active operation of the
LF48212.
The Adjust stage of the LF48212 is
used to maximize the precision of the
output data. Since
α
can never be
larger than 1.0, the most significant bit
of the internal summer output is not
needed. The Adjust stage takes the
output of the internal summer and left
shifts the data one bit position. This
removes the MSB of the internal
summer output and provides one
more bit of precision for the output
data.
The output data of the LF48212 may
be rounded to 8, 10, 12, or 13-bits.
RND
1-0
determines how the output is
rounded (See Table 1). RND
1-0
is
latched on the rising edge of CLK and
only affects the input data latched in
at the same time. The data already in
the pipeline is not affected when
RND
1-0
changes.
F
IGURE
3.
D
ELAY
C
ONTROL
R
EGISTER
B
LOCK
D
IAGRAM
DEL
LD
D
Q
D
Q
D
Q
DELAY
14
DELAY
13
DELAY
12
LD
LD
D
Q
D
Q
D
Q
DELAY
11
DELAY
10
DELAY
9
LD
LD
D
Q
D
Q
D
Q
DELAY
8
DELAY
7
DELAY
6
LD
LD
D
Q
D
Q
D
Q
DELAY
5
DELAY
4
DELAY
3
LD
LD
D
Q
D
Q
D
Q
DELAY
2
DELAY
1
DELAY
0
LD
LD
RND
1-0
DELAY
TC DELAY
α
11-0
DELAY
DINB
11-0
DELAY
DINA
11-0
DELAY
F
IGURE
2.
O
UTPUT
E
QUATION
OUTPUT =
α
(DINA) + (1 –
α
)DINB
相關PDF資料
PDF描述
LF48212JC20 Graphic/Video Support Circuit
LF48212JC25 Graphic/Video Support Circuit
LF48410 1024 x 24-bit Video Histogrammer
LF48410JC25 1024 x 24-bit Video Histogrammer
LF48410JC30 1024 x 24-bit Video Histogrammer
相關代理商/技術參數(shù)
參數(shù)描述
LF48212JC20 制造商:LOGIC 制造商全稱:LOGIC 功能描述:Graphic/Video Support Circuit
LF48212JC25 制造商:LOGIC 制造商全稱:LOGIC 功能描述:Graphic/Video Support Circuit
LF48212QC20 制造商:LOGIC 制造商全稱:LOGIC 功能描述:12 x 12-bit Alpha Mixer
LF48212QC25 制造商:LOGIC 制造商全稱:LOGIC 功能描述:12 x 12-bit Alpha Mixer
LF48410 制造商:LOGIC 制造商全稱:LOGIC 功能描述:1024 x 24-bit Video Histogrammer