參數(shù)資料
型號: KM48S8030D
廠商: SAMSUNG SEMICONDUCTOR CO. LTD.
英文描述: 64Mbit SDRAM 2M x 8Bit x 4 Banks Synchronous DRAM LVTTL
中文描述: 64Mbit SDRAM的200萬× 8位× 4銀行同步DRAM LVTTL
文件頁數(shù): 7/11頁
文件大?。?/td> 117K
代理商: KM48S8030D
KM48S8030D
CMOS SDRAM
Rev. 0.0 May 1999
AC OPERATING TEST CONDITIONS
(V
DD
= 3.3V
±
0.3V, T
A
= 0 to 70
°
C)
Parameter
Value
Unit
Input levels (Vih/Vil)
2.4/0.4
V
Input timing measurement reference level
1.4
V
Input rise and fall time
tr/tf = 1/1
ns
Output timing measurement reference level
1.4
V
Output load condition
See Fig. 2
3.3V
1200
870
Output
50pF
V
OH
(DC) = 2.4V, I
OH
= -2mA
V
OL
(DC) = 0.4V, I
OL
= 2mA
Vtt = 1.4V
50
Output
50pF
Z0 = 50
(Fig. 2) AC output load circuit
(Fig. 1) DC output load circuit
OPERATING AC PARAMETER
(AC operating conditions unless otherwise noted)
Parameter
Symbol
Version
Unit
Note
-A
-8
-H
-L
Row active to row active delay
t
RRD
(min)
15
16
20
20
ns
1
RAS to CAS delay
t
RCD
(min)
20
20
20
20
ns
1
Row precharge time
t
RP
(min)
20
20
20
20
ns
1
Row active time
t
RAS
(min)
45
48
50
50
ns
1
t
RAS
(max)
100
us
Row cycle time
t
RC
(min)
65
68
70
70
ns
1
Last data in to row precharge
t
RDL
(min)
2
CLK
2
Last data in to Active delay
t
DAL
(min)
2 CLK + 20 ns
Last data in to new col. address delay
t
CDL
(min)
1
CLK
2
Last data in to burst stop
t
BDL
(min)
1
CLK
2
Col. address to col. address delay
t
CCD
(min)
1
CLK
3
Number of valid output data
CAS latency=3
2
ea
4
CAS latency=2
-
1
1. The minimum number of clock cycles is determined by dividing the minimum time required with clock cycle time
and then rounding off to the next higher integer.
2. Minimum delay is required to complete write.
3. All parts allow every cycle column address change.
4. In case of row precharge interrupt, auto precharge and read burst stop.
Notes :
相關PDF資料
PDF描述
KM48S8030 2M x 8Bit x 4 Banks Synchronous DRAM
KM48S8030C 2M x 8Bit x 4 Banks Synchronous DRAM
KM48V2004C 2M x 8Bit CMOS Dynamic RAM with Extended Data Out(2M x 8位CMOS 動態(tài)RAM(帶擴展數(shù)據(jù)輸出))
KM48C2004C 2M x 8Bit CMOS Dynamic RAM with Extended Data Out(2M x 8位CMOS 動態(tài)RAM(帶擴展數(shù)據(jù)輸出))
KM48C2104C 2M x 8Bit CMOS Dynamic RAM with Extended Data Out(2M x 8位CMOS 動態(tài)RAM(帶擴展數(shù)據(jù)輸出))
相關代理商/技術參數(shù)
參數(shù)描述
KM48V2000B 制造商:SAMSUNG 制造商全稱:Samsung semiconductor 功能描述:2M x 8Bit CMOS Dynamic RAM with Fast Page Mode
KM48V2100B 制造商:SAMSUNG 制造商全稱:Samsung semiconductor 功能描述:2M x 8Bit CMOS Dynamic RAM with Fast Page Mode
KM48V2104CS-L6 制造商:Samsung Semiconductor 功能描述:
KM48V8004B 制造商:SAMSUNG 制造商全稱:Samsung semiconductor 功能描述:8M x 8bit CMOS Dynamic RAM with Extended Data Out
KM48V8004C 制造商:SAMSUNG 制造商全稱:Samsung semiconductor 功能描述:8M x 8bit CMOS Dynamic RAM with Extended Data Out