參數資料
型號: K6R1008C1D-JC10
廠商: SAMSUNG SEMICONDUCTOR CO. LTD.
元件分類: DRAM
英文描述: 256Kx4 Bit (with OE) High-Speed CMOS Static RAM(5.0V Operating).
中文描述: 256Kx4位(與OE)的高速CMOS靜態(tài)RAM(5.0V操作)。
文件頁數: 7/8頁
文件大?。?/td> 168K
代理商: K6R1008C1D-JC10
K6R1008C1A-C, K6R1008C1A-I
CMOS SRAM
PRELIMINARY
Rev 4.0
- 7 -
February 1998
NOTES
(WRITE CYCLE)
1. All write cycle timing is referenced from the last valid address to the first transition address.
2. A write occurs during the overlap of a low CS and WE. A write begins at the latest transition CS going low and WE going low
A write ends at the earliest transition CS going high or WE going high. t
WP
is measured from the beginning of write to the end of
write.
3. t
CW
is measured from the later of CS going low to end of write.
4. t
AS
is measured from the address valid to the beginning of write.
5. t
WR
is measured from the end of write to the address change. t
WR
applied in case a write ends as CS or WE going high.
6. If OE, CS and WE are in the Read Mode during this period, the I/O pins are in the output low-Z state. Inputs of opposite phase
of the output must not be applied because bus contention can occur.
7. For common I/O applications, minimization or elimination of bus contention conditions is necessary during read and write cycle.
8. If CS goes low simultaneously with WE going or after WE going low, the outputs remain high impedance state.
9. Dout is the read data of the new address.
10. When CS is low : I/O pins are in the output state. The input signals in the opposite phase leading to the output should not be
applied.
FUNCTIONAL DESCRIPTION
* X means Don
t Care.
CS
WE
OE
Mode
I/O Pin
Supply Current
H
X
X*
Not Select
High-Z
I
SB
, I
SB1
L
H
H
Output Disable
High-Z
I
CC
L
H
L
Read
D
OUT
I
CC
L
L
X
Write
D
IN
I
CC
TIMING WAVEFORM OF WRITE CYCLE(3)
(CS
=
Controlled)
Address
CS
t
AW
t
DW
t
DH
Data Valid
WE
Data in
Data out
High-Z
High-Z(8)
t
CW(3)
t
WP(2)
t
AS(4)
t
WC
t
WR(5)
High-Z
High-Z
t
LZ
t
WHZ(6)
相關PDF資料
PDF描述
K6R1008C1D-TC10 256Kx4 Bit (with OE) High-Speed CMOS Static RAM(5.0V Operating).
K6R1008C1C-T15 128Kx8 Bit High-Speed CMOS Static RAM(5V Operating). Operated at Commercial and Industrial Temperature Ranges.
K6R1008C1D-UI10 256Kx4 Bit (with OE) High-Speed CMOS Static RAM(5.0V Operating).
K6R1008C1D-TI10 256Kx4 Bit (with OE) High-Speed CMOS Static RAM(5.0V Operating).
K6R1008C1A-C12 128Kx8 High Speed Static RAM5V Operating, Revolutionary Pin out. Operated at Commercial and Industrial Temperature Ranges.
相關代理商/技術參數
參數描述
K6R1008C1D-JI10 制造商:SAMSUNG 制造商全稱:Samsung semiconductor 功能描述:64Kx16 Bit High-Speed CMOS Static RAM(3.3V Operating) Operated at Commercial and Industrial Temperature Ranges.
K6R1008C1D-JTCI10/12 制造商:SAMSUNG 制造商全稱:Samsung semiconductor 功能描述:64Kx16 Bit High-Speed CMOS Static RAM(3.3V Operating) Operated at Commercial and Industrial Temperature Ranges.
K6R1008C1D-KC10 制造商:SAMSUNG 制造商全稱:Samsung semiconductor 功能描述:256Kx4 Bit (with OE) High-Speed CMOS Static RAM(5.0V Operating).
K6R1008C1D-KI10 制造商:SAMSUNG 制造商全稱:Samsung semiconductor 功能描述:64Kx16 Bit High-Speed CMOS Static RAM(3.3V Operating) Operated at Commercial and Industrial Temperature Ranges.
K6R1008C1D-TC10 制造商:SAMSUNG 制造商全稱:Samsung semiconductor 功能描述:64Kx16 Bit High-Speed CMOS Static RAM(3.3V Operating) Operated at Commercial and Industrial Temperature Ranges.