參數(shù)資料
型號: K4S280832M-TC1L0
元件分類: DRAM
英文描述: 16M X 8 SYNCHRONOUS DRAM, 6 ns, PDSO54
封裝: 0.400 X 0.875 INCH, 0.80 MM PITCH, TSOP2-54
文件頁數(shù): 7/10頁
文件大?。?/td> 126K
代理商: K4S280832M-TC1L0
K4S280832M
CMOS SDRAM
Rev. 0.0 Aug. 1999
AC OPERATING TEST CONDITIONS (VDD = 3.3V
± 0.3V, TA = 0 to 70°C)
Parameter
Value
Unit
AC input levels (Vih/Vil)
2.4/0.4
V
Input timing measurement reference level
1.4
V
Input rise and fall time
tr/tf = 1/1
ns
Output timing measurement reference level
1.4
V
Output load condition
See Fig. 2
3.3V
1200
870
Output
50pF
VOH (DC) = 2.4V, IOH = -2mA
VOL (DC) = 0.4V, IOL = 2mA
Vtt = 1.4V
50
Output
50pF
Z0 = 50
(Fig. 2) AC output load circuit
(Fig. 1) DC output load circuit
OPERATING AC PARAMETER
(AC operating conditions unless otherwise noted)
Parameter
Symbol
Version
Unit
Note
-80
-1H
-1L
-10
Row active to row active delay
tRRD(min)
16
20
ns
1
RAS to CAS delay
tRCD(min)
20
24
ns
1
Row precharge time
tRP(min)
20
24
ns
1
Row active time
tRAS(min)
48
50
ns
1
tRAS(max)
100
us
Row cycle time
tRC(min)
68
70
80
ns
1
Last data in to row precharge
tRDL(min)
8
10
12
ns
2
Last data in to new col. address delay
tCDL(min)
1
CLK
2
Last data in to burst stop
tBDL(min)
1
CLK
2
Col. address to col. address delay
tCCD(min)
1
CLK
3
Number of valid output data
CAS latency=3
2
ea
4
CAS latency=2
1
1. The minimum number of clock cycles is determined by dividing the minimum time required with clock cycle time
and then rounding off to the next higher integer.
2. Minimum delay is required to complete write.
3. All parts allow every cycle column address change.
4. In case of row precharge interrupt, auto precharge and read burst stop.
Notes :
相關(guān)PDF資料
PDF描述
K4S281632D-TI7C 8M X 16 SYNCHRONOUS DRAM, 5.4 ns, PDSO54
K4S281632D-TP7C 8M X 16 SYNCHRONOUS DRAM, 5.4 ns, PDSO54
K50-3C0E35.3280MR CRYSTAL OSCILLATOR, CLOCK, 35.328 MHz, CMOS OUTPUT
K50-3C1E27.0000MR CRYSTAL OSCILLATOR, CLOCK, 27 MHz, CMOS OUTPUT
K50-3C1E53.125MR CRYSTAL OSCILLATOR, CLOCK, 53.125 MHz, CMOS OUTPUT
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
K4S280832O 制造商:SAMSUNG 制造商全稱:Samsung semiconductor 功能描述:Consumer Memory
K4S281632B 制造商:SAMSUNG 制造商全稱:Samsung semiconductor 功能描述:128Mbit SDRAM 2M x 16Bit x 4 Banks Synchronous DRAM LVTTL
K4S281632B-N 制造商:SAMSUNG 制造商全稱:Samsung semiconductor 功能描述:2M x 16Bit x 4 Banks Synchronous DRAM in sTSOP
K4S281632B-NC/L1H 制造商:SAMSUNG 制造商全稱:Samsung semiconductor 功能描述:2M x 16Bit x 4 Banks Synchronous DRAM in sTSOP
K4S281632B-NC/L1L 制造商:SAMSUNG 制造商全稱:Samsung semiconductor 功能描述:2M x 16Bit x 4 Banks Synchronous DRAM in sTSOP