參數(shù)資料
型號: ICS1894K-32LFT
廠商: IDT, Integrated Device Technology Inc
文件頁數(shù): 21/50頁
文件大?。?/td> 0K
描述: PHYCEIVER LOW PWR 3.3V 32QFN
標準包裝: 1
系列: PHYceiver™
類型: PHY 收發(fā)器
規(guī)程: MII,RMII
電源電壓: 3.14 V ~ 3.47 V
安裝類型: 表面貼裝
封裝/外殼: 32-VFQFN 裸露焊盤
供應商設備封裝: 32-VFQFPN 裸露焊盤(4x4)
包裝: 標準包裝
其它名稱: 800-2029-6
ICS1894-32
10BASE-T/100BASE-TX INTEGRATED PHYCEIVER WITH RMII INTERFACE
PHYCEIVER
IDT 10BASE-T/100BASE-TX INTEGRATED PHYCEIVER WITH RMII INTERFACE
28
ICS1894-32
REV M 021512
Note 1:
Ignored if Auto negotiation is enabled.
Note 2:
CW = Command Override Write
LH = Latching High
LL = Latching Low
LMX = Latching Maximum
RO = Read Only
RW = Read/Write
RW/0 = Read/Write Zero
RW/1 = Read/Write One
SC = Self-clearing
SF = Special Functions
Note 3:
L = Latched on power-up/hardware reset
Whenever the PHY address is equal to 00000 (binary), the Isolate bit 0.10 is logic one, whenever the PHY address Is not equal to 00000, the
Isolate bit 0.10 is logic zero.
As per the IEEE Std 802.3u, during any write operation to any bit in this register, the STA must write the default value to all Reserved bits.
Register
25 - Extended Control Register
25.15:12
Reserved
RW
0
25.11
Reserved
RW
0
6
25.10
Reserved
RW
1
25.9
TX10BIAS_SET
The normal output current of the Bias block for
10BaseT is 540uA. Changing the register can modify
the current with a step size of 5%
000: output 80% current
001: output 85% current
010: output 90% current
011: output 95% current
100: output 100% current
101: output 105% current
110: output 110% current
111: output 115% current
RW
1
25.8
0
25.7
04
25.6
TX100BIAS_SET
The normal output current of the Bias block for
100BaseTX is 180uA. Changing the register can
modify the current with a step size of 5%
000: output 80% current
001: output 85% current
010: output 90% current
011: output 95% current
100: output 100% current
101: output 105% current
110: output 110% current
111: output 115% current
RW
1
25.5
0
25.4
0
25.3
OUTDLY_CTL
This register controls the delay time of the digital
control signal for xmit_dac.
00: Longest delay time (same as original design)
01: Long delay time
10: Short delay time
11: Shortest delay time
RW
0
1
25.2
25.1
Reserved
RW
0
25.0
1
Register
26 - 31 - Extended Control Register (Reserved)
Bit
Definition
When Bit = 0
When Bit = 1
Access 2
SF2
Default3
Hex
相關PDF資料
PDF描述
85106EC1412SX50 CONN PLUG STRAIGHT 12POS W/SCKT
LM311DG IC COMPARATOR SGL 36VDC 8-SOIC
VE-B4W-IV-S CONVERTER MOD DC/DC 5.5V 150W
LM293DMR2G IC COMP DUAL OFFSET LV MICRO-8
MAX5174BEEE IC DAC SERIAL V-OUT 12BIT 16QSOP
相關代理商/技術參數(shù)
參數(shù)描述
ICS1894K-33LF 制造商:Integrated Device Technology Inc 功能描述:PHYCEIVER LOW PWR 3.3V 32QFN
ICS1894K-33LFT 制造商:Integrated Device Technology Inc 功能描述:PHYCEIVER LOW PWR 3.3V 32QFN
ICS1894K-34LF 制造商:Integrated Device Technology Inc 功能描述:PHYCEIVER LOW PWR 3.3V 32QFN
ICS1894K-34LFT 制造商:Integrated Device Technology Inc 功能描述:PHYCEIVER LOW PWR 3.3V 32QFN
ICS1894K-40LF 功能描述:PHYCEIVER LOW PWR 3.3V 40QFN RoHS:是 類別:集成電路 (IC) >> 接口 - 驅動器,接收器,收發(fā)器 系列:- 標準包裝:250 系列:- 類型:收發(fā)器 驅動器/接收器數(shù):2/2 規(guī)程:RS232 電源電壓:3 V ~ 5.5 V 安裝類型:表面貼裝 封裝/外殼:16-TSSOP(0.173",4.40mm 寬) 供應商設備封裝:16-TSSOP 包裝:帶卷 (TR)