參數(shù)資料
型號(hào): IA8044-PDW40I-01
廠商: Innovasic Semiconductor
英文描述: SDLC COMMUNICATIONS CONTROLLER
中文描述: SDLC的通信控制器
文件頁數(shù): 13/49頁
文件大?。?/td> 220K
代理商: IA8044-PDW40I-01
IA8044/IA8344
Data Sheet
SDLC COMMUNICATIONS CONTROLLER
Ports
Ports P0, P1, P2 and P3 are Special Function Registers. The contents of the SFR can be observed on
corresponding pins on the chip. Writing a ‘1’ to any of the ports causes the corresponding pin to be
at high level (VCC), and writing a ‘0’ causes the corresponding pin to be held at low level (GND).
All four ports on the chip are bi-directional. Each of them consists of a Latch (SFR P0
to P3), an output driver, and an input buffer, so the CPU can output or read data through any
of these ports if they are not used for alternate purposes.
Ports P0, P1, P2 and P3 can perform some alternate functions. Ports P0 and P2 are
used to access external memory. In this case, port ‘p0’ outputs the multiplexed lower 8 bits of
address with ‘a(chǎn)le’ strobe high and then reads/writes 8 bits of data. Port P2 outputs the higher 8
bits of address. Keeping ‘ea pin low (tied to GND) activates this alternate function for ports
P0 and P2.
Port P3 and P1 can perform some alternate functions. The pins of Port P3 are multifunctional.
They can perform additional functions as described below.
Pin
Symbol
Function
P3.0 RxD, I/O
In point-to-point or multipoint configurations (SMD.3 = 0) this pin
is I/O and signals the direction of data flow on DATA (P3.1). In loop mode
(SMD.3 = 1) and diagnostic mode this pin is RxD, Receive Data
input.
P3.1 TxD, DATA In point to point or multipoint configurations (SMD.3 = 0) this pin
is DATA and is the transmit/receive data pin. In loop mode
(SMD.3 = 1) this pin is the transmit data, TxD, pin. Writing a ‘0’ to
this port buffer bit enables the diagnostic mode.
P3.2 INT0
External interrupt 0 input. Also gate control input for counter 0.
P3.3 INT1
External interrupt 1 input. Also gate control input for counter 1.
P3.4 T0
Timer/Counter 0 external input. Setting the appropriate bits in the
Special Function Registers TCON and TMOD activates this
function.
P3.5 T1, SCLK
Timer/Counter 1 external input. Setting the appropriate bits in the
Special Function Registers TCON and TMOD activates this
function. . Can also function as the external clock source for the SIU.
P3.6 WR
External Data Memory write strobe, active LOW. This function
is activated by a CPU write access to External Data Memory
(i.e. MOVX @DPTR, A).
Copyright
2003
innov
ASIC
The End of Obsolescence
ENG210010112-00
www.innovasic.com
Customer Support:
Page 13 of 49
1-888-824-4184
相關(guān)PDF資料
PDF描述
IA8044-PLC44I-01 SDLC COMMUNICATIONS CONTROLLER
IA8344 SDLC COMMUNICATIONS CONTROLLER
IA8344-PDW40I-01 SDLC COMMUNICATIONS CONTROLLER
IA8344-PLC44I-01 SDLC COMMUNICATIONS CONTROLLER
IA8X44 SDLC COMMUNICATIONS CONTROLLER
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
IA8044-PLC44I-00 制造商:INNOVASIC 制造商全稱:INNOVASIC 功能描述:SDLC COMMUNICATIONS CONTROLLER
IA8044-PLC44I-01 制造商:INNOVASIC 制造商全稱:INNOVASIC 功能描述:SDLC COMMUNICATIONS CONTROLLER
IA8044R0146-PLC44I-01 制造商:INNOVASIC 功能描述:IA8044R0146 Series 192 B RAM 64 kB Flash 8 Bit Microcontroller - PLCC-44
IA80C152 制造商:INNOVASIC 制造商全稱:INNOVASIC 功能描述:UNIVERSAL COMMUNICATIONS CONTROLLER
IA80C152_10 制造商:INNOVASIC 制造商全稱:INNOVASIC 功能描述:Universal Communications Controller