參數(shù)資料
型號(hào): HYB25D128160TT-3
廠商: INFINEON TECHNOLOGIES AG
英文描述: 150 x 32 pixel format, LED Backlight available
中文描述: 記憶譜
文件頁(yè)數(shù): 20/85頁(yè)
文件大?。?/td> 3085K
代理商: HYB25D128160TT-3
HYB25D128[400/800/160]C[C/E/T](L)
128 Mbit Double Data Rate SDRAM
Functional Description
Data Sheet
20
Rev. 1.0, 2004-04
3
Functional Description
The 128 Mbit Double Data Rate SDRAM is a high-speed CMOS, dynamic random-access memory containing
268,435,456 bits. The 128 Mbit Double Data Rate SDRAM is internally configured as a quad-bank DRAM.
The 128 Mbit Double Data Rate SDRAM uses a double-data-rate architecture to achieve high-speed operation.
The double-data-rate architecture is essentially a
2n
prefetch architecture, with an interface designed to transfer
two data words per clock cycle at the I/O pins. A single read or write access for the 128 Mbit Double Data Rate
SDRAM consists of a single
2n
-bit wide, one clock cycle data transfer at the internal DRAM core and two
corresponding n-bit wide, one-half clock cycle data transfers at the I/O pins.
Read and write accesses to the DDR SDRAM are burst oriented; accesses start at a selected location and
continue for a programmed number of locations in a programmed sequence. Accesses begin with the registration
of an Active command, which is then followed by a Read or Write command. The address bits registered
coincident with the Active command are used to select the bank and row to be accessed (BA0, BA1 select the
bank; A0-A11 select the row). The address bits registered coincident with the Read or Write command are used
to select the starting column location for the burst access.
Prior to normal operation, the DDR SDRAM must be initialized. The following sections provide detailed
information covering device initialization, register definition, command descriptions and device operation.
3.1
Initialization
DDR SDRAMs must be powered up and initialized in a predefined manner. Operational procedures other than
those specified may result in undefined operation. The following criteria must be met:
No power sequencing is specified during power up or power down given the following criteria:
V
DD
and
V
DDQ
are driven from a single power converter output
V
TT
meets the specification
A minimum resistance of 42
limits the input current from the
V
TT
supply into any pin and
V
REF
tracks
V
DDQ
/2
or the following relationship must be followed:
V
DDQ
is driven after or with
V
DD
such that
V
DDQ
<
V
DD
+ 0.3 V
V
TT
is driven after or with
V
DDQ
such that
V
TT
<
V
DDQ
+ 0.3 V
V
REF
is driven after or with
V
DDQ
such that
V
REF
<
V
DDQ
+ 0.3 V
The DQ and DQS outputs are in the High-Z state, where they remain until driven in normal operation (by a read
access). After all power supply and reference voltages are stable, and the clock is stable, the DDR SDRAM
requires a 200
μ
s delay prior to applying an executable command.
Once the 200
μ
s delay has been satisfied, a Deselect or NOP command should be applied, and CKE should be
brought HIGH. Following the NOP command, a Precharge ALL command should be applied. Next a Mode
Register Set command should be issued for the Extended Mode Register, to enable the DLL, then a Mode
Register Set command should be issued for the Mode Register, to reset the DLL, and to program the operating
parameters. 200 clock cycles are required between the DLL reset and any executable command. During the
200 cycles of clock for DLL locking, a Deselect or NOP command must be applied. After the 200 clock cycles, a
Precharge ALL command should be applied, placing the device in the “all banks idle” state.
Once in the idle state, two AUTO REFRESH cycles must be performed. Additionally, a Mode Register Set
command for the Mode Register, with the reset DLL bit deactivated (i.e. to program operating parameters without
resetting the DLL) must be performed. Following these cycles, the DDR SDRAM is ready for normal operation.
相關(guān)PDF資料
PDF描述
HYB25D128323CL-3.6 128 Mbit DDR SGRAM
HYB25D128323CL-4.5 128 Mbit DDR SGRAM
HYB25D128323CL3.6 128 Mbit DDR SGRAM
HYB25D128323C-3.3 128 Mbit DDR SGRAM
HYB25D128323C-3.6 128 Mbit DDR SGRAM
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
HYB25D128160TT-37 制造商:INFINEON 制造商全稱:Infineon Technologies AG 功能描述:MEMORY SPECTRUM
HYB25D128160TT-5 制造商:INFINEON 制造商全稱:Infineon Technologies AG 功能描述:MEMORY SPECTRUM
HYB25D128160TT-6 制造商:INFINEON 制造商全稱:Infineon Technologies AG 功能描述:MEMORY SPECTRUM
HYB25D128160TT-7 制造商:INFINEON 制造商全稱:Infineon Technologies AG 功能描述:MEMORY SPECTRUM
HYB25D128160TT-75 制造商:INFINEON 制造商全稱:Infineon Technologies AG 功能描述:MEMORY SPECTRUM