參數(shù)資料
型號(hào): HI5662
廠商: Intersil Corporation
英文描述: Dual 8-Bit, 60MSPS A/D Converter with Internal Voltage Reference
中文描述: 雙8位,60MSPS的A / D轉(zhuǎn)換器內(nèi)部電壓基準(zhǔn)
文件頁(yè)數(shù): 14/14頁(yè)
文件大?。?/td> 130K
代理商: HI5662
23
All Intersil semiconductor products are manufactured, assembled and tested under
ISO9000
quality systems certification.
Intersil semiconductor products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design and/or specifications at any time with-
out notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and
reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result
from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.
For information regarding Intersil Corporation and its products, see web site
http://www.intersil.com
Signal To Noise and Distortion Ratio (SINAD)
SINAD is the ratio of the measured RMS signal to RMS sum
of all the other spectral components below the Nyquist
frequency, f
S
/2, excluding DC.
Signal To Noise Ratio (SNR)
SNR is the ratioofthe measured RMS signal to RMS noise at
a specified input and sampling frequency. The noise is the
RMS sum of all of the spectral components below f
S
/2
excluding the fundamental, the first five harmonics and DC.
Total Harmonic Distortion (THD)
THD is the ratio of the RMS sum of the first 5 harmonic
components to the RMS value of the fundamental input signal.
2nd and 3rd Harmonic Distortion
This is the ratio of the RMS value of the applicable harmonic
component to the RMS value of the fundamental input signal.
Spurious Free Dynamic Range (SFDR)
SFDR is the ratio of the fundamental RMS amplitude to the
RMS amplitude of the next largest spectral component in the
spectrum below f
S
/2.
Intermodulation Distortion (IMD)
Nonlinearities in the signal path will tend to generate
intermodulation products when two tones, f
1
and f
2
, are
present at the inputs. The ratio of the measured signal to the
distortion terms is calculated. The terms included in the
calculation are (f
1
+f
2
), (f
1
-f
2
), (2f
1
), (2f
2
), (2f
1
+f
2
), (2f
1
-f
2
),
(f
1
+2f
2
), (f
1
-2f
2
). The ADC is tested with each tone 6dB
below full scale.
Transient Response
Transient response is measured by providing a full-scale
transition to the analog input of the ADC and measuring the
number of cycles it takes for the output code to settle within
10-bit accuracy.
Over-Voltage Recovery
Over-Voltage Recovery is measured by providing a full-scale
transition to the analog input of the ADC which overdrives
the input by 200mV, and measuring the number of cycles it
takes for the output code to settle within 10-bit accuracy.
Full Power Input Bandwidth (FPBW)
Full power input bandwidth is the analog input frequency at
which the amplitude of the digitally reconstructed output has
decreased 3dB below the amplitude of the input sine wave.
The input sine wave has an amplitude which swings from
-FS to +FS. The bandwidth given is measured at the
specified sampling frequency.
I/Q Channel Crosstalk
I/Q Channel Crosstalk is a measure of the amount of
channel separation or isolation between the two A/D
converter cores contained within the dual converter
package. The measurement consists of stimulating one
channel of the converter with a fullscale input signal and
then measuring the amount that signal is below, in dBc, a
fullscale signal on the opposite channel.
Timing Definitions
Refer to Figure 1 and Figure 2 for these definitions.
Aperture Delay (t
AP
)
Aperture delay is the time delay between the external
sample command (the falling edge of the clock) and the time
at which the signal is actually sampled. This delay is due to
internal clock path propagation delays.
Aperture Jitter (t
AJ
)
Aperture jitter is the RMS variation in the aperture delay due
to variation of internal clock path delays.
Data Hold Time (t
H
)
Data hold time is the time to where the previous data (N - 1)
is no longer valid.
Data Output Delay Time (t
OD
)
Data output delay time is the time to where the new data (N)
is valid.
Data Latency (t
LAT
)
After the analog sample is taken, the digital data
representing an analog input sample is output to the digital
data bus following the 6th cycle of the clock after the analog
sample is taken. This is due to the pipeline nature of the
converter where the analog sample has to ripple through the
internal subconverter stages. This delay is specified as the
data latency. After the data latency time, the digital data
representing each succeeding analog sample is output
during the following clock cycle. The digital data lags the
analog input sample by 6 sample clock cycles.
Power-Up Initialization
This time is defined as the maximum number of clock cycles
that are required to initialize the converter at power-up. The
requirement arises from the need to initialize the dynamic
circuits within the converter.
HI5662
相關(guān)PDF資料
PDF描述
HI5662EVAL2 Dual 8-Bit, 60MSPS A/D Converter with Internal Voltage Reference
HI5667EVAL2 8-Bit, 60MSPS A/D Converter with Internal Voltage Reference
HI5667 8-Bit, 60MSPS A/D Converter with Internal Voltage Reference
HI5675 8-Bit, 20MSPS, Flash A/D Converter
HI5675JCB 8-Bit, 20MSPS, Flash A/D Converter
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
HI5662/6IN 功能描述:ADC DUAL 8-BIT 60MSPS 44-MQFP RoHS:否 類(lèi)別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:- 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:2,500 系列:- 位數(shù):12 采樣率(每秒):3M 數(shù)據(jù)接口:- 轉(zhuǎn)換器數(shù)目:- 功率耗散(最大):- 電壓電源:- 工作溫度:- 安裝類(lèi)型:表面貼裝 封裝/外殼:SOT-23-6 供應(yīng)商設(shè)備封裝:SOT-23-6 包裝:帶卷 (TR) 輸入數(shù)目和類(lèi)型:-
HI5662EVAL2 功能描述:數(shù)據(jù)轉(zhuǎn)換 IC 開(kāi)發(fā)工具 HI5662 EVAL PL ATFORM RoHS:否 制造商:Texas Instruments 產(chǎn)品:Demonstration Kits 類(lèi)型:ADC 工具用于評(píng)估:ADS130E08 接口類(lèi)型:SPI 工作電源電壓:- 6 V to + 6 V
HI5662IN 制造商:未知廠家 制造商全稱(chēng):未知廠家 功能描述:Converter IC
HI5667 制造商:INTERSIL 制造商全稱(chēng):Intersil Corporation 功能描述:8-Bit, 60MSPS A/D Converter with Internal Voltage Reference
HI5667/6CA 制造商:Rochester Electronics LLC 功能描述:A/D, 8-BIT,60MSPS,COM TEMP,28 SSOP,TTL/CMOS (HI5767/6, 10- - Bulk