1-12 Revision 10 Programming Device programming is supported through Silicon Sculptor series of programme" />
參數(shù)資料
型號(hào): EX128-FTQ64
廠商: Microsemi SoC
文件頁數(shù): 8/48頁
文件大?。?/td> 0K
描述: IC FPGA ANTIFUSE 6K 64-TQFP
標(biāo)準(zhǔn)包裝: 160
系列: EX
邏輯元件/單元數(shù): 256
輸入/輸出數(shù): 46
門數(shù): 6000
電源電壓: 2.3 V ~ 2.7 V
安裝類型: 表面貼裝
工作溫度: 0°C ~ 70°C
封裝/外殼: 64-LQFP
供應(yīng)商設(shè)備封裝: 64-TQFP(10x10)
eX FPGA Architecture and Characteristics
1-12
Revision 10
Programming
Device programming is supported through Silicon Sculptor series of programmers. In particular, Silicon
Sculptor II is a compact, robust, single-site and multi-site device programmer for the PC.
With standalone software, Silicon Sculptor II allows concurrent programming of multiple units from the
same PC, ensuring the fastest programming times possible. Each fuse is subsequently verified by Silicon
Sculptor II to insure correct programming. In addition, integrity tests ensure that no extra fuses are
programmed. Silicon Sculptor II also provides extensive hardware self-testing capability.
The procedure for programming an eX device using Silicon Sculptor II is as follows:
1. Load the *.AFM file
2. Select the device to be programmed
3. Begin programming
When the design is ready to go to production, Microsemi offers device volume-programming services
either through distribution partners or via in-house programming from the factory.
For more details on programming eX devices, please refer to the Programming Antifuse Devices
application note and the Silicon Sculptor II User's Guide.
Probing Capabilities
eX devices provide internal probing capability that is accessed with the JTAG pins. The Silicon Explorer II
Diagnostic hardware is used to control the TDI, TCK, TMS and TDO pins to select the desired nets for
debugging. The user simply assigns the selected internal nets in the Silicon Explorer II software to the
PRA/PRB output pins for observation. Probing functionality is activated when the BST pins are in JTAG
mode and the TRST pin is driven HIGH or left floating. If the TRST pin is held LOW, the TAP controller
will remain in the Test-Logic-Reset state so no probing can be performed. The Silicon Explorer II
automatically places the device into JTAG mode, but the user must drive the TRST pin HIGH or allow the
internal pull-up resistor to pull TRST HIGH.
When you select the Reserve Probe Pin box, as shown in Figure 1-12 on page 1-10, the layout tool
reserves the PRA and PRB pins as dedicated outputs for probing. This reserve option is merely a
guideline. If the Layout tool requires that the PRA and PRB pins be user I/Os to achieve successful
layout, the tool will use these pins for user I/Os. If you assign user I/Os to the PRA and PRB pins and
select the Reserve Probe Pin option, Designer Layout will override the "Reserve Probe Pin" option and
place your user I/Os on those pins.
To allow for probing capabilities, the security fuse must not be programmed. Programming the security
fuse will disable the probe circuitry. Table 1-8 on page 1-13 summarizes the possible device
configurations for probing once the device leaves the Test-Logic-Reset JTAG state.
Silicon Explorer II Probe
Silicon Explorer II is an integrated hardware and software solution that, in conjunction with Microsemi
Designer software tools, allow users to examine any of the internal nets of the device while it is operating
in a prototype or a production system. The user can probe into an eX device via the PRA and PRB pins
without changing the placement and routing of the design and without using any additional resources.
Silicon Explorer II's noninvasive method does not alter timing or loading effects, thus shortening the
debug cycle.
Silicon Explorer II does not require re-layout or additional MUXes to bring signals out to an external pin,
which is necessary when using programmable logic devices from other suppliers.
Silicon Explorer II samples data at 100 MHz (asynchronous) or 66 MHz (synchronous). Silicon Explorer II
attaches to a PC's standard COM port, turning the PC into a fully functional 18-channel logic analyzer.
Silicon Explorer II allows designers to complete the design verification process at their desks and
reduces verification time from several hours per cycle to a few seconds.
The Silicon Explorer II tool uses the boundary scan ports (TDI, TCK, TMS and TDO) to select the desired
nets for verification. The selected internal nets are assigned to the PRA/PRB pins for observation.
Figure 1-13 on page 1-13 illustrates the interconnection between Silicon Explorer II and the eX device to
perform in-circuit verification.
相關(guān)PDF資料
PDF描述
ACM44DRXS CONN EDGECARD 88POS DIP .156 SLD
A3P250-1QNG132I IC FPGA 1KB FLASH 250K 132-QFN
A3P060-2TQG144 IC FPGA 1KB FLASH 60K 144-TQFP
A3P060-2TQ144 IC FPGA 1KB FLASH 60K 144-TQFP
ABM44DRXS CONN EDGECARD 88POS DIP .156 SLD
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
EX128-FTQ64I 制造商:未知廠家 制造商全稱:未知廠家 功能描述:eX Family FPGAs
EX128-FTQ64PP 制造商:未知廠家 制造商全稱:未知廠家 功能描述:eX Family FPGAs
EX128-FTQG100 功能描述:IC FPGA ANTIFUSE 6K 100-TQFP RoHS:是 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場(chǎng)可編程門陣列) 系列:EX 標(biāo)準(zhǔn)包裝:152 系列:IGLOO PLUS LAB/CLB數(shù):- 邏輯元件/單元數(shù):792 RAM 位總計(jì):- 輸入/輸出數(shù):120 門數(shù):30000 電源電壓:1.14 V ~ 1.575 V 安裝類型:表面貼裝 工作溫度:-40°C ~ 85°C 封裝/外殼:289-TFBGA,CSBGA 供應(yīng)商設(shè)備封裝:289-CSP(14x14)
EX128-FTQG100A 制造商:ACTEL 制造商全稱:Actel Corporation 功能描述:eX Family FPGAs
EX128-FTQG100I 制造商:ACTEL 制造商全稱:Actel Corporation 功能描述:eX Family FPGAs