R1IN
參數(shù)資料
型號: EVAL-AD977CB
廠商: Analog Devices Inc
文件頁數(shù): 21/24頁
文件大?。?/td> 0K
描述: BOARD EVAL FOR AD977
標準包裝: 1
ADC 的數(shù)量: 1
位數(shù): 16
采樣率(每秒): 100k
數(shù)據(jù)接口: 串行
輸入范圍: ±10 V
在以下條件下的電源(標準): 100mW @ 100kSPS
工作溫度: -40°C ~ 85°C
已用 IC / 零件: AD977
已供物品:
相關(guān)產(chǎn)品: AD977CRSZ-ND - IC ADC 16BIT SRL 100KSPS 28SSOP
AD977BRZ-ND - IC ADC 16BIT 100KSPS 20SOIC
AD977BRSZ-ND - IC ADC 16BIT 100KSPS 28SSOP
AD977BNZ-ND - IC ADC 16BIT 100KSPS 20DIP
AD977ARSZ-ND - IC ADC 16BIT 100KSPS 28SSOP
AD977ACRZ-ND - IC ADC 16BIT 200KSPS 20SOIC
AD977ACRSZ-ND - IC ADC 16BIT 200KSPS 28SSOP
AD977ABNZ-ND - IC ADC 16BIT 200KSPS 20DIP
AD977ACNZ-ND - IC ADC 16BIT 200KSPS 20DIP
AD977AANZ-ND - IC ADC 16BIT 200KSPS 20DIP
更多...
AD977/AD977A
–6–
REV. D
PIN FUNCTION DESCRIPTIONS
Pin No.
DIP/SOIC
SSOP
Mnemonic
Description
1, 3, 4
R1IN, R2IN, R3IN
Analog Input. Refer to Table I, Table II for input range configuration.
2
AGND1
Analog Ground. Used as the ground reference point for the REF pin.
5
6
CAP
Reference buffer output. Connect a 2.2
F tantalum capacitor between CAP and
Analog Ground.
6
7
REF
Reference Input/Output. The internal 2.5 V reference is available at this pin.
Alternatively an external reference can be used to override the internal reference. In
either case, connect a 2.2
F tantalum capacitor between REF and Analog Ground.
7
9
AGND2
Analog Ground.
8
12
SB/
BTC
This digital input is used to select the data format of a conversion result. With SB/
BTC
tied LOW, conversion data will be output in Binary Two’s Complement format. With
SB/
BTC connected to a logic HIGH, data is output in Straight Binary format.
9
13
EXT/
INT
Digital select input for choosing the internal or an external data clock. With EXT/
INT
tied LOW, after initiating a conversion, 16 DATACLK pulses transmit the previous
conversion result as shown in Figure 3. With EXT/
INT set to a logic HIGH, output
data is synchronized to an external clock signal connected to the DATACLK input.
Data is output as indicated in Figure 4 through Figure 9.
10
14
DGND
Digital Ground.
11
15
SYNC
Digital output frame synchronization for use with an external data clock
(EXT/
INT = Logic HIGH). When a read sequence is initiated, a pulse one
DATACLK period wide is output synchronous to the external data clock.
12
16
DATACLK
Serial data clock input or output, dependent upon the logic state of the EXT/
INT
pin. When using the internal data clock (EXT/
INT = Logic LOW), a conversion
start sequence will initiate transmission of 16 DATACLK periods. Output data is
synchronous to this clock and is valid on both its rising and falling edges (Figure 3).
When using an external data clock (EXT/
INT = Logic HIGH), the CS and R/C
signals control how conversion data is accessed.
13
17
DATA
The serial data output is synchronized to DATACLK. Conversion results are
stored in an on-chip register. The AD977 provides the conversion result, MSB first,
from its internal shift register. The DATA format is determined by the logic level of
SB/
BTC. When using the internal data clock (EXT/INT = Logic LOW), DATA is
valid on both the rising and falling edges of DATACLK. Between conversions
DATA will remain at the level of the TAG input when the conversion was started.
Using an external data clock (EXT/
INT = Logic HIGH) allows previous conversion
data to be accessed during a conversion (Figures 5, 7 and 9) or the conversion
result can be accessed after the completion of a conversion (Figures 4, 6 and 8).
14
19
TAG
This digital input can be used with an external data clock, (EXT/
INT = Logic
HIGH) to daisy chain the conversion results from two or more AD977s onto a
single DATA line. The digital data level on TAG is output on DATA with a delay
of 16 or 17 external DATACLK periods after the initiation of the read sequence.
Dependent on whether a SYNC is not present or present.
15
21
R/
C
Read/Convert Input. Is used to control the conversion and read modes of the
AD977. With
CS LOW; a falling edge on R/C holds the analog input signal inter-
nally and starts a conversion, a rising edge enables the transmission of the conver-
sion result.
16
24
CS
Chip Select Input. With R/
C LOW, a falling edge on CS will initiate a conversion.
With R/
C HIGH, a falling edge on CS will enable the serial data output sequence.
17
25
BUSY
Busy Output. Goes LOW when a conversion is started, and remains LOW until the
conversion is completed and the data is latched into the on-chip shift register.
18
26
PWRD
Power-Down Input. When set to a logic HIGH power consumption is reduced and
conversions are inhibited. The conversion result from the previous conversion is
stored in the onboard shift register.
19
27
VANA
Analog Power Supply. Nominally 5 V.
20
28
VDIG
Digital Power Supply. Nominally 5 V.
相關(guān)PDF資料
PDF描述
CDB5529 EVAL BOARD FOR CS5529
VE-J1F-EY CONVERTER MOD DC/DC 72V 50W
GCM22DSXH CONN EDGECARD 44POS DIP .156 SLD
CDB5368 BOARD EVAL FOR CS5368 192KHZ ADC
VE-J1B-EY CONVERTER MOD DC/DC 95V 50W
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
EVAL-AD9830EBZ 功能描述:BOARD EVALUATION AD9830 RoHS:是 類別:編程器,開發(fā)系統(tǒng) >> 評估演示板和套件 系列:- 標準包裝:1 系列:- 主要目的:電信,線路接口單元(LIU) 嵌入式:- 已用 IC / 零件:IDT82V2081 主要屬性:T1/J1/E1 LIU 次要屬性:- 已供物品:板,電源,線纜,CD 其它名稱:82EBV2081
EVAL-AD9831EB 制造商:Analog Devices 功能描述:
EVAL-AD9831EBZ 功能描述:BOARD EVALUATION AD9831 RoHS:是 類別:編程器,開發(fā)系統(tǒng) >> 評估演示板和套件 系列:- 標準包裝:1 系列:- 主要目的:電信,線路接口單元(LIU) 嵌入式:- 已用 IC / 零件:IDT82V2081 主要屬性:T1/J1/E1 LIU 次要屬性:- 已供物品:板,電源,線纜,CD 其它名稱:82EBV2081
EVAL-AD9832EB 制造商:Analog Devices 功能描述:EVALUATION BOARD I.C. - Bulk 制造商:Analog Devices 功能描述:AD9832 EVAL BOARD
EVAL-AD9832SDZ 功能描述:BOARD EVAL FOR AD9832 RoHS:是 類別:編程器,開發(fā)系統(tǒng) >> 評估演示板和套件 系列:* 標準包裝:1 系列:- 主要目的:電信,線路接口單元(LIU) 嵌入式:- 已用 IC / 零件:IDT82V2081 主要屬性:T1/J1/E1 LIU 次要屬性:- 已供物品:板,電源,線纜,CD 其它名稱:82EBV2081