參數(shù)資料
型號(hào): EVAL-AD7712EB
廠商: Analog Devices, Inc.
英文描述: 0.1UF 50V +-20% 0805 X7R CERAMIC CAPACITOR
中文描述: LC2MOS信號(hào)調(diào)理模數(shù)轉(zhuǎn)換器
文件頁數(shù): 5/28頁
文件大?。?/td> 229K
代理商: EVAL-AD7712EB
2
–5–
REV. E
AD7712
TIMING CHARACTERISTICS
1, 2
Limit at T
MIN
, T
MAX
(A, S Versions)
Parameter
f
CLK IN4, 5
Units
Conditions/Comments
Master Clock Frequency: Crystal Oscillator or
Externally Supplied
AV
DD
= +5 V
±
5%
For Specified Performance
AV
DD
= +5.25 V to +10.5 V
Master Clock Input Low Time; t
CLK IN
= 1/f
CLK IN
Master Clock Input High Time
Digital Output Rise Time; Typically 20 ns
Digital Output Fall Time; Typically 20 ns
SYNC
Pulsewidth
400
10
8
0.4
×
t
CLK IN
0.4
×
t
CLK IN
50
50
1000
kHz min
MHz max
MHz
ns min
ns min
ns max
ns max
ns min
t
CLK IN LO
t
CLK IN HI
t
r6
t
f6
t
1
Self-Clocking Mode
t
2
t
3
t
4
t
5
t
6
t
77
t
87
0
0
2
×
t
CLK IN
0
4
×
t
CLK IN
+ 20
4
×
t
CLK IN
+ 20
t
CLK IN
/2
t
CLK IN
/2
+ 30
t
CLK IN
/2
3
×
t
CLK IN
/2
50
0
4
×
t
CLK IN
+ 20
4
×
t
CLK IN
0
10
ns min
ns min
ns min
ns min
ns max
ns max
ns min
ns max
ns nom
ns nom
ns min
ns min
ns max
ns min
ns min
ns min
DRDY
to
RFS
Setup Time; t
CLK IN
= 1/f
CLK IN
DRDY
to
RFS
Hold Time
A0 to
RFS
Setup Time
A0 to
RFS
Hold Time
RFS
Low to SCLK Falling Edge
Data Access Time (
RFS
Low to Data Valid)
SCLK Falling Edge to Data Valid Delay
t
9
t
10
t
14
t
15
t
16
t
17
t
18
t
19
SCLK High Pulsewidth
SCLK Low Pulsewidth
A0 to
TFS
Setup Time
A0 to
TFS
Hold Time
TFS
to SCLK Falling Edge Delay Time
TFS
to SCLK Falling Edge Hold Time
Data Valid to SCLK Setup Time
Data Valid to SCLK Hold Time
(DV
DD
= +5V
6
5%; AV
DD
= +5V or +10 V
3
6
5%; V
SS
= 0 V or –5 V
6
5%; AGND = DGND =
0 V; f
CLKIN
=10MHz; Input Logic 0 = 0 V, Logic 1 = DV
DD
unless otherwise noted.)
相關(guān)PDF資料
PDF描述
EVAL-AD7713EB CAP CERAMIC 1.0UF 10V 10% X7R 0805 SMD
EVAL-AD7714-3EB 3 V/5 V, CMOS, 500 uA Signal Conditioning ADC
EVAL-AD7714-5EB 3 V/5 V, CMOS, 500 uA Signal Conditioning ADC
EVAL-AD7715-3EB 3 V/5 V, 450 uA 16-Bit, Sigma-Delta ADC
EVAL-AD7715-5EB 3 V/5 V, 450 uA 16-Bit, Sigma-Delta ADC
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
EVAL-AD7713EB 制造商:AD 制造商全稱:Analog Devices 功能描述:LC2MOS Loop-Powered Signal Conditioning ADC
EVAL-AD7714-3EB 制造商:Analog Devices 功能描述:EVALUATION BOARD - Bulk
EVAL-AD7714-3EBZ 功能描述:BOARD EVAL FOR AD7714 RoHS:是 類別:編程器,開發(fā)系統(tǒng) >> 評(píng)估板 - 模數(shù)轉(zhuǎn)換器 (ADC) 系列:- 產(chǎn)品培訓(xùn)模塊:Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:1 系列:- ADC 的數(shù)量:1 位數(shù):12 采樣率(每秒):94.4k 數(shù)據(jù)接口:USB 輸入范圍:±VREF/2 在以下條件下的電源(標(biāo)準(zhǔn)):- 工作溫度:-40°C ~ 85°C 已用 IC / 零件:MAX11645 已供物品:板,軟件
EVAL-AD7714-5EB 制造商:Analog Devices 功能描述:EVALUATION BOARD - Bulk
EVAL-AD7715-3EB 制造商:AD 制造商全稱:Analog Devices 功能描述:3 V/5 V, 450 uA 16-Bit, Sigma-Delta ADC