參數(shù)資料
型號(hào): EVAL-AD7357EDZ
廠商: Analog Devices Inc
文件頁(yè)數(shù): 11/21頁(yè)
文件大小: 0K
描述: BOARD EVAL FOR AD7357
標(biāo)準(zhǔn)包裝: 1
ADC 的數(shù)量: 2
位數(shù): 14
采樣率(每秒): 4.2M
數(shù)據(jù)接口: 串行
輸入范圍: ±VREF/2
在以下條件下的電源(標(biāo)準(zhǔn)): 36mW @ 4.2MSPS
工作溫度: -40°C ~ 85°C
已用 IC / 零件: AD7357
已供物品: 板,CD
AD7357
Rev. B | Page 18 of 20
SERIAL INTERFACE
Figure 30 shows the detailed timing diagram for serial inter-
facing to the AD7357. The serial clock provides the conversion
clock and controls the transfer of information from the AD7357
during conversion. There is a single sample delay in the result
that is clocked out from the AD7357.
The CS signal initiates the data transfer and conversion process.
The falling edge of CS puts the track-and-hold into hold mode
at which point the analog input is sampled and the bus is taken
out of three-state. The conversion is also initiated at this point
and requires a minimum of 16 SCLKs to complete. When 16
SCLK falling edges have elapsed, the track-and-hold goes back
into track on the next SCLK rising edge, as shown in
at Point B. On the rising edge of
CS, the conversion is terminated
and SDATAA and SDATAB go back into three-state. If CS is not
brought high but is, instead, held low for an additional 16 SCLK
cycles on SDATA , the data from the conversion on ADC B
is output on SDATAA.
Likewise, if CS is held low for an additional 16 SCLK cycles on
SDATAA, the data from the conversion on ADC A is output
on SDATAB (see
). In this case, the SDATA line in use
goes back into three-state on the 32nd SCLK falling edge or the
rising edge of
CS, whichever occurs first.
A minimum of 16 serial clock cycles are required to perform
the conversion process and to access data from one conversion
on either data line of the AD7357. Note that the data that is
accessed on SDATAA and SDATAB is the result of the previous
conversion. CS going low provides the leading zero to be read
in by the microcontroller or DSP. The remaining data is then
clocked out by subsequent SCLK falling edges, beginning with
a second leading zero. Thus, the first falling clock edge on the
serial clock has the leading zero provided and also clocks out
the second leading zero. The 14-bit result then follows with the
final bit in the data transfer valid on the 16th falling edge, having
been clocked out on the previous (15th) falling edge. In applica-
tions with a slower SCLK, it may be possible to read in data on
each SCLK rising edge depending on the SCLK frequency. The
first rising edge of SCLK after the CS falling edge has the second
leading zero provided, and the 15th rising SCLK edge has DB0
provided.
A
CS
SCLK
1
5
15
16
SDATAA
SDATAB
2 LEADING ZEROS
THREE-
STATE
t4
2
34
t5
t3
tQUIET
t2
THREE-STATE
DB13
DB12
DB2
DB0
0
t6
t7
t8
0
DB1
DB11
DB10
t9
tACQUISITION
tCONVERT
B
07
75
7-
0
24
Figure 30. Serial Interface Timing Diagram
CS
SCLK
1
5
16
SDATAA
THREE-
STATE
t4
2
34
17
t5
t3
t2
THREE-
STATE
t6
t7
15
0
DB12B
DB1B
DB0B
18
32
31
DB13A
2 LEADING
ZEROS
DB12A DB11A
DB0A
DB13B
0
2 ZEROS
07
75
7-
0
25
Figure 31. Reading Data from Both ADCs on One SDATA Line with 32 SCLKs
相關(guān)PDF資料
PDF描述
ECE-A0JKG220 CAP ALUM 22UF 6.3V 20% RADIAL
GEM25DTAH CONN EDGECARD 50POS R/A .156 SLD
STD09W-Q WIRE & CABLE MARKERS
ISL5761EVAL1 EVALUATION PLATFORM ISL5761 SOIC
STD02W-M WIRE & CABLE MARKERS
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
EVAL-AD7366CBZ 功能描述:BOARD EVALUATION FOR AD7366 RoHS:是 類別:編程器,開發(fā)系統(tǒng) >> 評(píng)估板 - 模數(shù)轉(zhuǎn)換器 (ADC) 系列:iCMOS® 產(chǎn)品培訓(xùn)模塊:Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:1 系列:- ADC 的數(shù)量:1 位數(shù):12 采樣率(每秒):94.4k 數(shù)據(jù)接口:USB 輸入范圍:±VREF/2 在以下條件下的電源(標(biāo)準(zhǔn)):- 工作溫度:-40°C ~ 85°C 已用 IC / 零件:MAX11645 已供物品:板,軟件
EVAL-AD7366SDZ 功能描述:BOARD EVAL FOR AD7366 RoHS:是 類別:編程器,開發(fā)系統(tǒng) >> 評(píng)估板 - 模數(shù)轉(zhuǎn)換器 (ADC) 系列:iCMOS® 產(chǎn)品培訓(xùn)模塊:Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:1 系列:- ADC 的數(shù)量:1 位數(shù):12 采樣率(每秒):94.4k 數(shù)據(jù)接口:USB 輸入范圍:±VREF/2 在以下條件下的電源(標(biāo)準(zhǔn)):- 工作溫度:-40°C ~ 85°C 已用 IC / 零件:MAX11645 已供物品:板,軟件
EVAL-AD7367CBZ 制造商:AD 制造商全稱:Analog Devices 功能描述:True Bipolar Input, Dual 1 レs, 12-/14-Bit, 2-Channel SAR ADCs
EVAL-AD7367SDZ 功能描述:數(shù)據(jù)轉(zhuǎn)換 IC 開發(fā)工具 EVALUATION CONTROL BOARD I.C. RoHS:否 制造商:Texas Instruments 產(chǎn)品:Demonstration Kits 類型:ADC 工具用于評(píng)估:ADS130E08 接口類型:SPI 工作電源電壓:- 6 V to + 6 V
EVAL-AD7376EBZ 功能描述:BOARD EVAL FOR AD7376 RoHS:是 類別:編程器,開發(fā)系統(tǒng) >> 評(píng)估演示板和套件 系列:- 標(biāo)準(zhǔn)包裝:1 系列:- 主要目的:電信,線路接口單元(LIU) 嵌入式:- 已用 IC / 零件:IDT82V2081 主要屬性:T1/J1/E1 LIU 次要屬性:- 已供物品:板,電源,線纜,CD 其它名稱:82EBV2081