參數(shù)資料
型號: EVAL-AD7298SDZ
廠商: Analog Devices Inc
文件頁數(shù): 13/25頁
文件大小: 0K
描述: BOARD EVAL FOR AD7298
標準包裝: 1
ADC 的數(shù)量: 1
位數(shù): 12
采樣率(每秒): 1M
數(shù)據(jù)接口: DSP,串行,SPI?
工作溫度: -40°C ~ 125°C
已用 IC / 零件: AD7298
已供物品: 板,纜線,CD
AD7298
Rev. B | Page 19 of 24
POWER-DOWN MODES
The AD7298 has a number of power conservation modes
of operation that are designed to provide flexible power
management options. These options can be chosen to optimize
the power dissipation/throughput rate ratio for different
application requirements. The power-down modes of operation
of the AD7298 are controlled by the power-down (PPD)
bit in the control register and the PD/RST pin on the device.
When power supplies are first applied to the AD7298, care
should be taken to ensure that the part is placed in the required
mode of operation
Normal Mode
Normal mode is intended for the fastest throughput rate
performance because the user does not have to be concerned
about any power-up times because the AD7298 remains fully
powered on at all times. Figure 28 shows the general diagram
of operation of the AD7298 in this mode. The conversion is
initiated on the falling edge of CS and the track-and-hold enters
hold mode. On the 14th SCLK falling edge, the track-and-hold
returns to track mode and starts acquiring the analog input, as
described in the
section. The data presented to
the AD7298 on the DIN line during the first 16 clock cycles of
the data transfer are loaded into the control register (provided
the WRITE bit is 1). The part remains fully powered up in
normal mode at the end of the conversion as long as the PPD
bit is set to 0 in the write transfer during that conversion.
To ensure continued operation in normal mode, the PPD bit
should be loaded with 0 on every data write operation. Sixteen
serial clock cycles are required to complete the conversion and
access the conversion result. For specified performance, the
throughput rate should not exceed 1 MSPS. Once a conversion
is complete and the CS has returned high, a minimum of the
quiet time, tQUIET, must elapse before bringing CS low again
to initiate another conversion and access the previous conver-
sion result.
CS
SCLK
DOUT
DIN
11
DATA WRITTEN TO CONTROL
REGISTER IF REQUIRED
4 CHANNEL ADDRESS BITS
+ CONVERSION RESULT
0
875
4-
0
12
6
Figure 28. Normal Mode Operation
Partial Power-Down Mode
In this mode, part of the internal circuitry on the AD7298 is
powered down. The AD7298 enters partial power-down on
the CS rising edge once the current serial write operation
containing 16 SCLK clock cycles is completed. To enter partial
power-down, the PPD bit in the control register should be set
to 1 on the last required read transfer from the AD7298.
Once in partial power-down mode, the AD7298 transmits
all 1s on the DOUT pin if CS is toggled low. If the averaging
feature for the temperature sensor is enabled in the control
register, the averaging is reset once the device enters partial
power-down mode.
The AD7298 remains in partial power-down until the power-
down bit, PPD, in the control register is changed to a logic level
zero (0). The AD7298 begins powering up on the rising edge
of CS following the write to the control register disabling the
power-down bit. Once tQUIET has elapsed, a full 16-SCLK write
to the control register must be completed to update its content
with the desired channel configuration for the subsequent
conversion. A valid conversion is then initiated on the next CS
falling edge.
Because the AD7298 has one cycle latency, the first conversion
result after exiting partial power-down mode is available in the
fourth serial transfer, as shown in Figure 29. The first cycle
updates the PPD bit, the second cycle updates the configuration
and Channel ID bits, the third completes the conversion, and
the fourth accesses the DOUT valid result. The use of this
mode enables a reduction in the overall power consumption of
the device.
CS
SCLK
DOUT
DIN
112
16
1
16
1
16
INVALID DATA
WRITE TO THE CONTROL
REGISTER, SELECT CH1, PPD = 0
PART IS IN
PARTIAL
POWER DOWN
WRITE TO CONTROL
REGISTER, PPD = 0.
CONTROL REGISTER CONFIGURED
TO POWER UP DEVICE.
SELECT ANALOG INPUT CHANNELS
FOR CONVERSION. THE NEXT CYCLE
WILL CONVERT THE FIRST CHANNEL
PROGRAMMED IN THIS WRITE OPERATION.
PART BEGINS TO
POWER UP ON CS
RISING EDGE.
THE PART IS FULLY
POWERED UP ONCE THE
WRITE TO THE CONTROL
REGISTER IS COMPLETED.
AD7298 CONVERTING CHANNEL 1
NEXT CYCLE HAS CHANNEL 1
RESULT AVAILABLE FOR READING.
tQUIET
08
754
-0
13
NO WRITE TO
CONTROL REGISTER
Figure 29. Partial Power-Down Mode of Operation
相關(guān)PDF資料
PDF描述
RPP20-243.3S/N CONV DC/DC 20W 18-36VIN 3.3VOUT
RPP20-2424D/N CONV DC/DC 20W 18-36VIN +/-24V
EEM30DRMD CONN EDGECARD 60POS .156 WW
RPP20-2415S/N CONV DC/DC 20W 18-36VIN 15VOUT
CDB4364 EVALUATION BOARD FOR CS4364
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
EVAL-AD7298SDZ 制造商:Analog Devices 功能描述:EVAL BOARD, AD7192 12BIT ADC
EVAL-AD7321CB 制造商:AD 制造商全稱:Analog Devices 功能描述:500 kSPS, 2-Channel, Software-Selectable, True Bipolar Input, 12-Bit Plus Sign ADC
EVAL-AD7321CBZ 功能描述:BOARD EVALUATION FOR AD7321 RoHS:是 類別:編程器,開發(fā)系統(tǒng) >> 評估板 - 模數(shù)轉(zhuǎn)換器 (ADC) 系列:iCMOS® 產(chǎn)品培訓模塊:Obsolescence Mitigation Program 標準包裝:1 系列:- ADC 的數(shù)量:1 位數(shù):12 采樣率(每秒):94.4k 數(shù)據(jù)接口:USB 輸入范圍:±VREF/2 在以下條件下的電源(標準):- 工作溫度:-40°C ~ 85°C 已用 IC / 零件:MAX11645 已供物品:板,軟件
EVAL-AD7322CB1 制造商:ATMEL 制造商全稱:ATMEL Corporation 功能描述:Software Selectable True Bipolar Input, 2-Channel, 12-Bit Plus Sign ADC
EVAL-AD7322CBZ 功能描述:BOARD EVALUATION FOR AD7322 RoHS:是 類別:編程器,開發(fā)系統(tǒng) >> 評估板 - 模數(shù)轉(zhuǎn)換器 (ADC) 系列:iCMOS® 產(chǎn)品培訓模塊:Obsolescence Mitigation Program 標準包裝:1 系列:- ADC 的數(shù)量:1 位數(shù):12 采樣率(每秒):94.4k 數(shù)據(jù)接口:USB 輸入范圍:±VREF/2 在以下條件下的電源(標準):- 工作溫度:-40°C ~ 85°C 已用 IC / 零件:MAX11645 已供物品:板,軟件