參數(shù)資料
型號(hào): EPM9560ABI356-10
廠商: ALTERA CORP
元件分類(lèi): PLD
英文描述: EE PLD, 11.4 ns, PBGA356
封裝: BGA-356
文件頁(yè)數(shù): 9/41頁(yè)
文件大?。?/td> 603K
代理商: EPM9560ABI356-10
Altera Corporation
17
MAX 9000 Programmable Logic Device Family Data Sheet
Figure 10. MAX 9000 IOC
I/O pins can be used as input, output, or bidirectional pins. Each IOC has
an IOC register with a clock enable input. This register can be used either
as an input register for external data that requires fast setup times, or as
an output register for data that requires fast clock-to-output performance.
The IOC register clock enable allows the global clock to be used for fast
clock-to-output performance, while maintaining the flexibility required
for selective clocking.
The clock, clock enable, clear, and output enable controls for the IOCs are
provided by a network of I/O control signals. These signals can be
supplied by either the dedicated input pins or internal logic. The IOC
control-signal paths are designed to minimize the skew across the device.
All control-signal sources are buffered onto high-speed drivers that drive
the signals around the periphery of the device. This “peripheral bus” can
be configured to provide up to eight output enable signals, up to four
clock signals, up to six clock enable signals, and up to two clear signals.
Table 6 on page 18 shows the sources that drive the peripheral bus and
how the IOC control signals share the peripheral bus.
Slew-Rate
Control
From Row or
Column FastTrack
Interconnect
4
2
8
13
To Row or
Column FastTrack
Interconnect
OE [7..0]
CLK [3..0]
ENA [5..0]
CLR [1..0]
Peripheral Control
Bus [12..0]
CLRN
D
Q
ENA
VCC
6
VCC
相關(guān)PDF資料
PDF描述
EPSA12BBJH-15.000MTR CRYSTAL OSCILLATOR, CLOCK, 15 MHz, LVCMOS OUTPUT
EPSA12BBJH-33.55443M CRYSTAL OSCILLATOR, CLOCK, 33.55443 MHz, LVCMOS OUTPUT
EPSA12BBJH-50.000M CRYSTAL OSCILLATOR, CLOCK, 50 MHz, LVCMOS OUTPUT
EPSA12BBJH-9.210MTR CRYSTAL OSCILLATOR, CLOCK, 9.21 MHz, LVCMOS OUTPUT
EPSA22BBHA-26.000M CRYSTAL OSCILLATOR, CLOCK, 26 MHz, LVCMOS OUTPUT
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
EPM9560ARC208-10 功能描述:CPLD - 復(fù)雜可編程邏輯器件 CPLD - MAX 9000 560 Macro 153 IOs RoHS:否 制造商:Lattice 系列: 存儲(chǔ)類(lèi)型:EEPROM 大電池?cái)?shù)量:128 最大工作頻率:333 MHz 延遲時(shí)間:2.7 ns 可編程輸入/輸出端數(shù)量:64 工作電源電壓:3.3 V 最大工作溫度:+ 90 C 最小工作溫度:0 C 封裝 / 箱體:TQFP-100
EPM9560ARC208-10N 功能描述:CPLD - 復(fù)雜可編程邏輯器件 CPLD - MAX 9000 560 Macro 153 IOs RoHS:否 制造商:Lattice 系列: 存儲(chǔ)類(lèi)型:EEPROM 大電池?cái)?shù)量:128 最大工作頻率:333 MHz 延遲時(shí)間:2.7 ns 可編程輸入/輸出端數(shù)量:64 工作電源電壓:3.3 V 最大工作溫度:+ 90 C 最小工作溫度:0 C 封裝 / 箱體:TQFP-100
EPM9560ARC240-10 功能描述:CPLD - 復(fù)雜可編程邏輯器件 CPLD - MAX 9000 560 Macro 191 IOs RoHS:否 制造商:Lattice 系列: 存儲(chǔ)類(lèi)型:EEPROM 大電池?cái)?shù)量:128 最大工作頻率:333 MHz 延遲時(shí)間:2.7 ns 可編程輸入/輸出端數(shù)量:64 工作電源電壓:3.3 V 最大工作溫度:+ 90 C 最小工作溫度:0 C 封裝 / 箱體:TQFP-100
EPM9560ARC240-10F 制造商:Rochester Electronics LLC 功能描述: 制造商:Altera Corporation 功能描述:
EPM9560ARC240-10N 功能描述:CPLD - 復(fù)雜可編程邏輯器件 CPLD - MAX 9000 560 Macro 191 IOs RoHS:否 制造商:Lattice 系列: 存儲(chǔ)類(lèi)型:EEPROM 大電池?cái)?shù)量:128 最大工作頻率:333 MHz 延遲時(shí)間:2.7 ns 可編程輸入/輸出端數(shù)量:64 工作電源電壓:3.3 V 最大工作溫度:+ 90 C 最小工作溫度:0 C 封裝 / 箱體:TQFP-100